A 0.45-to-1.8 GHz synthesized injection-locked bang-bang phase locked loop with fine frequency tuning circuits
نویسندگان
چکیده
منابع مشابه
A Fast-Locked Bang-Bang All-Digital Phased-Locked Loop Using Successive-Approximation Frequency-Search Algorithm
Digital system such as system-on-chip microprocessor generally requires Phased-Locked Loop (PLL) for clock generation. However, traditional analog PLL typically contains several important components not included in a standard cell library, such as resistor and low leakage capacitor, which makes it difficult to integrate into a digital system. In addition, its performance is limited by process, ...
متن کاملClosed-Form Analytical Equations to Transient Analysis of Bang-Bang Phase-Locked Loops
Due to the nonlinear nature of the Bang-Bang phase-locked loops (BBPLLs), its transient analysis is very difficult. In this paper, new equations are proposed for expression of transient behavior of the second order BBPLLs to phase step input. This approach gives new insights into the transient behavior of BBPLLs. Approximating transient response to reasonable specific waveform the loop tran...
متن کاملTransient analysis of bang-bang phase locked loops
In this paper an exact transient analysis of Bang-Bang PLLs (BBPLLs), as a nonlinear system, is presented. New equations are proposed for expression of transient behavior of the BBPLL with first order filter in response to phase step input. This approach gives new insights into the transient behavior of BBPLLs. Approximating transient response to reasonable specific waveform; the loop transient...
متن کاملPhase Locked Loop Circuits
1. Definition. A PLL is a feedback system that includes a VCO, phase detector, and low pass filter within its loop. Its purpose is to force the VCO to replicate and track the frequency and phase at the input when in lock. The PLL is a control system allowing one oscillator to track with another. It is possible to have a phase offset between input and output, but when locked, the frequencies mus...
متن کاملHigh Speed Delay-Locked Loop for Multiple Clock Phase Generation
In this paper, a high speed delay-locked loop (DLL) architecture ispresented which can be employed in high frequency applications. In order to design the new architecture, a new mixed structure is presented for phase detector (PD) and charge pump (CP) which canbe triggered by double edges of the input signals. In addition, the blind zone is removed due to the elimination of reset signal. Theref...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
ژورنال
عنوان ژورنال: Science China Information Sciences
سال: 2019
ISSN: 1674-733X,1869-1919
DOI: 10.1007/s11432-018-9423-y