A Hybrid Topology for Frequency Divider using PLL Application
نویسندگان
چکیده
منابع مشابه
Prescaler PLL Frequency Synthesizer with Multi-Programmable Divider
In the phase locked loop (PLL) frequency synthesizer which is used in a higher frequency region, the prescaler method is employed in order to increase the operating frequency of the programmable divider. However, since the fixed divider whose division ratio is same as the prescaler is installed at the following stage of the reference divider, the reference frequency is decreased and the perform...
متن کاملA high-frequency CMOS multi-modulus divider for PLL frequency synthesizers
A high-frequency divide-by-256–271 programmable divider is presented with the improved timing of the multi-modulus divider structure and the high-speed embedded flip-flops. The D flip-flop and logic flip-flop are proposed by using a fast pipeline technique, which contains single-phase, edge-triggered, ratioed, and high-speed technologies. The circuits achieve high-speed by reducing the capaciti...
متن کاملProgrammable Frequency Divider Design for Multi – Ghz Phase Locked Loop (PLL) System
The objective of this project is to develop a Programmable Frequency divider design for multi GHz PLL System implementation on FPGA using VHDL (hardware description language). The frequency divider architecture features 6 parallel divider chains, each one of them implementing a single division ratio. The desired frequency division ratio is then selected using the four control bits of an output ...
متن کاملDesign and Simulation of Programmable Divider Circuit For PLL Based Frequency Synthesizer
In this paper, the divider circuit for PLL based Frequency Synthesizer has been designed. In the divider circuit, three types of counters have been used namely Prescaler, Main Counter and Swallow Counter. The Divider circuit is a two modulus Divider and it can be used to divide by any value in the range 4635 to 4650 as per the requirement. It uses a two modulus Prescaler and it has two modes of...
متن کاملA New Topology for Dynamic Voltage Restorer Using High Frequency Link
In this paper a new topology for Dynamic Voltage Restorer (DVR) with high frequency link is proposed. This topology is able to compensate different types of voltage disturbances such as voltage sag, voltage swell and voltage harmonics. According to the obtained equations, this topology operates as a controllable current source to charge the series capacitor. Due to using High Frequency Transfor...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
ژورنال
عنوان ژورنال: Indian Journal of Science and Technology
سال: 2016
ISSN: 0974-5645,0974-6846
DOI: 10.17485/ijst/2016/v9i29/90795