Low Latency Asynchronous First-in-first-out (fifo) in Dual-supply Systems
نویسندگان
چکیده
Low latency asynchronous first-in-first-out (FIFO) in dual-supply systems is presented in this paper. A new asynchronous FIFO cell is proposed and can be used to communicate data items among modules not only at different clock frequencies for globallyasynchronous locally-synchronous (GALS) systems but also in dual-supply systems. The properties of the asynchronous FIFO architecture with peripheral handshake circuits in asynchronous wrappers are low latency, low power and scalable. For FIFO size of eight, simulation shows that the latency is 1.38ns at VDDL=0.9V for sender’s module and VDDH=1.5V for receiver’s module and the power dissipation is reduced about 69% compared to the FIFO cell without level converters. The simulation results are based on the TSMC 0.13um CMOS technology.
منابع مشابه
Multi-channel UART Controller with Programmable Modes
In the recent years the development in communication systems requires the data transmission to be performed faster and faster. To meet this demand the paper presents a high speed multi channel UART controller based on FIFO (First In First Out) technique . An Asynchronous FIFO is designed with dual port ram array and with read and right pointers. The structure of controller is designed with UART...
متن کاملDesign and verification of an efficient WISHBONE-based network interface for network on chip
In this paper, a generic asynchronous First In First Out (FIFO) based WISHBONE compatible plug and play Network Interface (NI) for Network on Chip (NoC) is designed and verified. Four different types of encoded asynchronous FIFOs namely binary, Gray, one-hot and Johnson are designed and analyzed. It is found that Gray-code asynchronous FIFO is the best to handle the asynchronous clock domain is...
متن کاملA Low Latency Asynchronous FIFO Combining a Wave Pipeline with a Handshake Scheme
This paper presents a new asynchronous FIFO design to reduce forward latency in a linear structure. The operation mode for each cell can be reconfigured dynamically as either of the two schemes, wave pipelining or handshaking, according to the data flow in the FIFO. The adoption of wave pipelining to the conventional self-timed FIFO can reduce the overhead of the handshaking as well as latching...
متن کاملDesign and Implementation of UART using FIFO for Serial Communication
This paper presents the design and implementation method of a Universal Asynchronous Receiver Transmitter (UART) as a widely used serial communication protocol using Verilog Hardware Descriptional Language (HDL). In order to achieve the needs of latest complex communication system demands, a UART controller has been designed using FIFO (First In First Out) buffer technique for asynchronous seri...
متن کاملLow-Latency Asynchronous FIFO's Using Token Rings
This paper presents several new asynchronous FIFO designs. While most existing FIFO’s trade higher throughput for higher latency, our goal is to achieve very low latency while maintaining good throughput. The designs are implemented as circular arrays of cells connected to common data buses. Data items are not moved around the array once they are enqueued. Each cell’s input and output behavior ...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 2005