A Generic and Extensible Spidergon NoC
نویسندگان
چکیده
The Globally Asynchronous Locally Synchronous Network on Chip (GALS NoC) is the most efficient solution that provides low latency transfers and power efficient System on Chip (SoC) interconnect. This study presents a GALS and generic NoC architecture based on a configurable router. This router integrates a sophisticated dynamic arbiter, the wormhole routing technique and can be configured in a manner that allows it to be used in many possible NoC topologies such as Mesh 2-D, Tree and Polygon architectures. This makes it possible to improve the quality of service (QoS) required by the proposed NoC. A comparative performances study of the proposed NoC architecture, Tore architecture and of the most used Mesh 2D architecture is performed. This study shows that Spidergon architecture is characterised by the lower latency and the later saturation. It is also shown that no matter what the number of used links is raised; the Links×Diameter product permitted by the Spidergon architecture remains always the lower. The only limitation of this architecture comes from it’s over cost in term of silicon area. Keywords—Dynamic arbiter, Generic router, Spidergon NoC,
منابع مشابه
Dynamic Stress Wormhole Routing for Spidergon NoC with effective fault tolerance and load distribution
The rudimentary state of progress of the Networkson-Chip (NoC) paradigm is a great boon which in turn triggers many to involve in the process of innovation. The optimal Networks-on-Chip paradigm depends on multiple parameters like topology, routing, fault tolerance, load distribution, additional and apt usage of virtual channels, buffer allocation etc. We have designed a Dynamic Stress Wormhole...
متن کاملA Formal Approach to the Verification of Networks on Chip
The current technology allows the integration on a single die of complex systems-on-chip (SoCs) that are composed of manufactured blocks (IPs), interconnected through specialized networks on chip (NoCs). IPs have usually been validated by diverse techniques (simulation, test, formal verification) and the key problem remains the validation of the communication infrastructure. This paper addresse...
متن کاملDesign and Performance Evaluation of Network-on-Chip Communication Protocols and Architectures
The scale down of transistor technology allows microelectronics manufacturers to build always more sophisticated systems on a single microchip. The classical interconnection solutions based on shared buses or direct connections between the modules of the chip are quickly becoming obsolete as they struggle to sustain the tight bandwidth and latency constraints that the modern embedded systems de...
متن کاملA topology design customization approach for STNoC
To support high bandwidth SoCs, a communication design flow is necessary for the design space exploration respecting tight design requirements. In order to exploit the benefits introduced by the NoC approach for the on-chip communication, the paper presents a design flow for the core mapping and customization of the network topology applied to STNoC, the Network on-Chip developed by STMicroelec...
متن کاملEscape Path based Irregular Network-on-chip Simulation Framework
Network-on-Chip(NoC) has been proposed as a solution for addressing the communication infrastructure design challenges of future high-performance nanoscale architecture of SoCs. IrNIRGAM is a discrete event, cycle accurate simulator targeted at irregular topology based Network on Chip (NoC) research. The generic, modular, and extensible framework of IrNIRGAM provides substantial support to expe...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 2007