Clock- and Data.-recovery Ic with Demultiplexer for a 2.5gb/s Atm Physical Layer Controller

نویسندگان

  • Flemming Hansen
  • C. Andre T. Salama
چکیده

A Clockand Data-Recovery (CDR) IC for a Physical Layer Controller in an Asynchronous Transfer Mode (ATM) system operating at a bit rate of 2.488Gb/s is presented. The circuit was designed and fabricated in a 0.8pm BiCMOS process featuring 13GHz fT bipolar transistors. Clock-recovery is accomplished with a Phase-Locked Loop (PLL). The PLL uses a Phaseand Frequency Detector (PFD) to increase the pull-in range. No external components are required. A novel Voltage Controlled Oscillator ( V c o ) generating both in-phase and quadrature clocks, required by the PFD, is presented. The CDR includes a 1:s demultiplexer with bit-rotation. Emitter Coupled Logic (ECL) is used in the PLL, data-regeneration and part of the demultiplexer, while the low-speed parts of the demultiplexer are implemented in dynamic CMOS using the B u e Single-Phased Clock (TSPC) approach.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Highly Integrated InP HBT Optical Receivers - Solid-State Circuits, IEEE Journal of

This paper presents two highly integrated receiver circuits fabricated in InP heterojunction bipolar transistor (HBT) technology operating at up to 2.5 and 7.5 Gb/s, respectively. The first IC is a generic digital receiver circuit with CMOS-compatible outputs. It integrates monolithically an automatic-gain-control amplifier, a digital clock and data recovery circuit, and a 1 : 8 demultiplexer, ...

متن کامل

Open Architecture ATE and 250 Consecutive UIs

Problem Statement. A very different way is needed to perform jitter testing of multi-Gbps physical layer ICs on a highvolume production line [1]. To perform high-volume production testing, several issues must be addressed. First, what measurements are required to characterize jitter in multi-Gbps physical layer ICs? Should the BER performance of the IC be tested or not? Secondly, as shown in Fi...

متن کامل

An Atm Scheduler Supporting All Adaptation Alternatives for Real-time Services

This paper presents enhancements of the Delayed Frame Queueing (DFQ) ATM transmission and multiplexing strategy to provide a wide range of explicit and nontrivial bounds for queueing jitter. This enables a wide range of adaptation alternatives for real-time ATM services such as voice over ATM. Network simulation results indicate that DFQ can offer a very tight jitter bound, not exceeding 1 ms, ...

متن کامل

Simultaneous Demultiplexing, Electrical Clock Recovery, and Optical Clock Generation Using Photocurrent and Subharmonic Frequency in a Traveling-wave Electroabsorption Modulator

We demonstrate for the first time using a traveling-wave electroabsorption modulator simultaneously as a photodetector, a demultiplexer, and an optical pulse generator for clock-recovery and demultiplexing at linerates of 40 Gb/s and 160 Gb/s. Introduction Compact optoelectronics components are desired to bring down the cost and ease the maintenance in high capacity optical communication system...

متن کامل

Loss Recovery at the ATM Layer for Latency-constrained Reliable Multicast

Many multicast applications have stringent time constraints, and require a data delivery guarantee. Currently, all existing reliable multicast protocols are at the transport layer. A cell discarded by a switch causes the loss of the entire packet, and eventually requires the whole packet to be retransmitted. Therefore, a small congestion problem could potentially escalate to a more serious one,...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2017