Gate delay variability estimation method for parametric yield improvement in nanometer CMOS technology

نویسندگان

  • Digeorgia N. da Silva
  • André Inácio Reis
  • Renato P. Ribas
چکیده

In digital CMOS circuits, parametric yield improvement may be achieved by reducing the variability of performance and power consumption of individual cell instances. Such improvement of variation robustness can be attained by evaluating parameter variation impact at gate level. Statistical characterization of logic gates are usually obtained by computationally expensive electrical simulations. An efficient gate delay variability estimation method is proposed for variability-aware design. The proposed method has been applied to different topologies (transistor network arrangements) and CMOS gates, and it has been compared to Monte Carlo simulations for data validation, resulting in computation time savings. 2010 Elsevier Ltd. All rights reserved.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

CMOS logic gate performance variability related to transistor network arrangements

The rapid scaling of CMOS technology has resulted in drastic variations of process parameters. Since different transistor arrangements present different electrical characteristics, this work analyzes the impact of process variability in performance of logic gates, according to their topology and the relative position of the switching device in network. Results have been obtained through Monte C...

متن کامل

Robust and Power-Aware Design of CNFET-Based XOR Circuit at 16-nm Technology Node

Motivations of CMOS technology scaling are higher speed of operation, benefit of integration density and lower power dissipation. CMOS technology has crossed many hurdles over the past four decades. The aggressive technology scaling is causing device parameter variations, which is more severe than earlier. This paper carries out variability analysis of various popular exclusive-OR circuits at t...

متن کامل

Modeling of Total Parameter Variations

Aggressive downscaling of CMOS devices in every technology generation resulted in higher integration density and performance. At the same time, yield, which is the ratio of flawless versus all fabricated chips, drastically decreased. Failed chips are divided in defect devices (defect yield) and devices, which failed the desired performance (parametric yield). Parameter variations, which strongl...

متن کامل

Performance Analysis of High Speed Cmos Full Adder Circuit for Low Voltage Vlsi Circuit Design in Nanometer

http: // www.ijrsm.com © International Journal of Research Science & Management [48] PERFORMANCE ANALYSIS OF HIGH SPEED CMOS FULL ADDER CIRCUIT FOR LOW VOLTAGE VLSI CIRCUIT DESIGN IN NANOMETER Anuj Dev & Sandip Nimade Technocrats Institute of Technology Bhopal, India DOI: 10.5281/zenodo.569383 Abstract As the technology scaling reduces the gate oxide thickness and the gate length thereby increa...

متن کامل

Design and Analysis of New Level Shifter With Gate Driver for Li-Ion Battery Charger in 180nm CMOS Technology

In this work, the design and analysis of new Level Shifter with Gate Driver for Li-Ion battery charger is proposed for high speed and low area in 180nm CMOS technology. The new proposed level shifter is used to raise the voltage level and significantly reduces transfer delay 1.3ns (transfer delay of conventional level shifter) to 0.15ns with the same input signal. Also, the level shifter with g...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:
  • Microelectronics Reliability

دوره 50  شماره 

صفحات  -

تاریخ انتشار 2010