A true single-phase energy-recovery multiplier

نویسندگان

  • Suhwan Kim
  • Conrad H. Ziesler
  • Marios C. Papaefthymiou
چکیده

In this paper, we present the design and experimental evaluation of an 8-bit energy-recovery multiplier with built-in self-test logic and an internal single-phase sinusoidal power-clock generator. Both the multiplier and the built-in self-test have been designed in SCAL-D, a true single-phase adiabatic logic family. Fabricated in a 0.5m standard n-well CMOS process, the chip has an active area of 0.47 mm. Correct chip operation has been verified for clock rates up to 140 MHz. Moreover, chip dissipation measurements correlate well with HSPICE simulation results. For a selection of biasing conditions that yield correct operation at 140 MHz, total measured average dissipation for the multiplier and the power-clock generator is 250 pJ per operation.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

A Noble Design of Energy Recovery Flip-Flops

The power consumption of the clock tree dominates over 40% of the total power in high performance VLSI designs. Hence, low power clocking schemes are promising approaches for low power design. We propose energy recovery clocked flip-flops that enable energy recovery from the clock network, resulting in significant energy savings. These flip-flops operate with a single-phase sinusoidal clock whi...

متن کامل

Power reduction on clock-tree using Energy recovery and clock gating technique

Power consumption of the clock tree dominates over 40% of the total power in modern high performance VLSI designs, measures must be taken to keep it under control. Hence, low power clocking schemes are promising approaches for low-power design. We propose four novel energy recovery clocked flip-flops that enable energy recovery from the clock network, resulting in significant energy savings. Th...

متن کامل

QSERL: Quasi-Static Energy Recovery Logic

A new Quasi-Static Energy Recovery Logic family (QSERL) using the principle of adiabatic switching is proposed in this paper. Most of the previously proposed adiabatic logic are dynamic and require complex clocking schemes. The proposed Quasi-Static energy recovery logic uses two complementary sinusoidal supply clocks and resembles behaviors of static CMOS. Thus, switching activity is signiican...

متن کامل

Design, Verification, and Test of a True Single-Phase 8-bit Adiabatic Multiplier

In this paper, we present the design and experimental evaluation of an 8-bit adiabatic multiplier with built-in self-test (BIST) logic and an internal single-phase sinusoidal power-clock generatox Both the multiplier and the BIST have been designed in SCAL-D, a true single-phase adiabatic logic family. In HSPICE simulations with post-layout extracted parasitics, our design functions correctly a...

متن کامل

Single-phase Near-well Permeability Upscaling and Productivity Index Calculation Methods

Reservoir models with many grid blocks suffer from long run time; it is hence important to deliberate a method to remedy this drawback. Usual upscaling methods are proved to fail to reproduce fine grid model behaviors in coarse grid models in well proximity. This is attributed to rapid pressure changes in the near-well region. Standard permeability upscaling methods are limited to systems with ...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:
  • IEEE Trans. VLSI Syst.

دوره 11  شماره 

صفحات  -

تاریخ انتشار 2003