A 70 MHz Multiplierless FIR Hilbert Transformer in 0.35 µm Standard CMOS Library

نویسندگان

  • Yasuhiro Takahashi
  • Toshikazu Sekine
  • Michio Yokoyama
چکیده

This paper presents the implementation of a 31-tap FIR Hilbert transform digital filter chip used in the digital-IF receivers, to confirm the effectiveness of our new design method. Our design method that we previously reported is based on a computation sharing multiplier using a new horizontal and vertical common subexpression techniques. A 31-tap FIR Hilbert transform digital filter was implemented and fabricated in 0.35 μm CMOS standard cell library. The chip’s core contains approximately 33k transistors and occupies 0.86 mm2. The chip also has an operating speed of 70 MHz over. The implementation results show that the proposed Hilbert transformer has a smallest cost factor and so that is a high performance filter. key words: Hilbert transformer, multiplierless, FIR filter, multiple constant multiplication (MCM), canonic signed digit (CSD)

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

A Low-Power 170-MHz Discrete-Time Analog FIR Filter

A 170-MHz analog finite impulse response (FIR) filter operating from a single 3.3-V supply is described. The design has been fabricated in the HP 1.2m CMOS process and has an area of 2.35 mm by 1.97 mm including bonding pads. This 9tap filter dissipates 70 mW when operating at 170 MHz. The multipliers are implemented using multiplying digital-to-analog converters (MDAC’s) with 6-b resolution.

متن کامل

A 125 MHz Digital Equalizer for Broadband Communications

A 125 MHz digital equalizer has been designed based on a 0.25 μm CMOS standard cell library. Partially conforming to the Gigabit Ethernet 1000Base-T standard, the equalizer includes a 16-tap feed-forward adaptive FIR filters accepting 8-bit input, and a 16-tap decision-feedback adaptive FIR filters producing 5-level output symbols. The modified Booth encoding and Wallace tree compression scheme...

متن کامل

Analytical design of maximally flat FIR fractional Hilbert transformers

Recently, the classical Hilbert transformer is generalized into the fractional Hilbert transformer which could be implemented optically. This modi"cation of the Hilbert transform adds an additional degree of freedom on the Hilbert transformer and improves the performance of the transform. In this paper, the design of FIR "lters fractional Hilbert transformer is proposed. The FIR "lters are desi...

متن کامل

A 2.5-V, 57-MHz, 15-Tap SC Bandpass Interpolating Filter with 320-Ms/s Output for DDFS system in 0.35-μm CMOS

With the utilization of the multirate sampling, both the channel selection and frequency uptranslation with simultaneous sampling rate increase is achieved by the proposed SwitchedCapacitor (SC) bandpass interpolating filter for an efficient Direct-Digital Frequency Synthesis (DDFS) system with the resulting dual rewards in the speed reduction to DDFS digital core plus Digital-to-Analog (DAC) a...

متن کامل

Multiplierless Approximate 4-point DCT VLSI Architectures for Transform Block Coding

Two multiplierless algorithms are proposed for 4×4 approximate-DCT for transform coding in digital video. Computational architectures for 1-D/2-D realisations are implemented using Xilinx FPGA devices. CMOS synthesis at the 45 nm node indicate real-time operation at 1 GHz yielding 4×4 block rates of 125 MHz at less than 120 mW of dynamic power consumption.

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:
  • IEICE Transactions

دوره 90-A  شماره 

صفحات  -

تاریخ انتشار 2007