ISSCC 2015 / SESSION 17 / EMBEDDED MEMORY AND DRAM I / O / 17 . 1 17 . 1 A 0 . 6 V 1 . 5 GHz 84 Mb SRAM

نویسندگان

  • Eric Karl
  • Zheng Guo
  • James W. Conary
  • Jeffrey L. Miller
  • Yong-Gee Ng
  • Satyanand Nalam
  • Daeyeon Kim
  • John Keane
  • Uddalak Bhattacharya
  • Kevin Zhang
چکیده

The growth of battery-powered mobile and wearable devices has increased the importance of low-power operation and cost in system-on-a-chip (SoC) design. Supply-voltage scaling is the predominant approach to active power reduction for SoC design, including voltage scaling for on-die memory given increasing levels of memory integration. SRAM can limit the minimum operating voltage (VMIN) of a design, often leading to the introduction of separate voltage supplies for on-die memory. Additional supplies increase platform cost, and operating memory at higher voltage leads to increased power consumption. The introduction of trigate devices at the 22nm technology node delivered superior short channel effects and subthreshold slope relative to existing bulk planar device technology enabling reduction in threshold voltage within a fixed leakage constraint. Lower transistor Vth, improvements to random device variability, and assist circuits to overcome device-size quantization enabled a >150mV reduction in SRAM VMIN [1]. At the 14nm technology node, FinFET device-size quantization remains a challenge for compact 6T SRAM bitcells with minimum-size transistors. Careful co-optimization between technology and design of memory-assist circuits is required in order to deliver dense, low-power memory operation at low voltages. In this paper, we present an 84Mb SRAM array design with wide-voltage-range operation in a 14nm logic technology featuring 2-generation FinFET transistors.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

An 8.4Gb/s 2.5pJ/b mobile memory I/O interface using simultaneous bidirectional Dual (Base+RF) band signaling

Power and bandwidth requirements have become more stringent for DRAMs in recent years. This is largely because mobile devices (such as smart phones) are more intensively relying on the use of graphics. Current DDR memory I/Os operate at 5Gb/s with a power efficiency of 17.4mW/Gb/s (i.e., 17.4pJ/b)[1], and graphic DRAM I/Os operate at 7Gb/s/pin [3] with a power efficiency worse than that of DDR....

متن کامل

A Survey of Storage Options

42 Computer A Survey of Storage Options I f you were a personal computing enthusiast in 1984, you could buy an IBM PC for $5,000 to $6,000—about $8,000 to $9,500 in today's currency. For this you would get a 0.004-GHz 8-bit processor with 0.064 Mbytes of RAM, a 12-inch monochrome text-only display, a 0.16-Mbyte floppy drive, and no possibility of a hard drive. Compare that with a PC purchase to...

متن کامل

Specification Implementation States / Primary State Product Terms Literals Cycle Transitions

Implementation States / Primary State Product Terms Literals Cycle Transitions In Out Vars Output Total Output Total Latency Time chu-adopt 4 4 3 3 0 4 4 11 11 1.2ns 1.2ns vanbek-adopt 3 3 3 3 0 4 4 9 9 1.3ns 1.3ns dme 8 10 3 3 2 6 11 18 29 2.0ns 3.1ns dme-fast 8 10 3 3 2 7 12 19 29 1.7ns 2.9ns alloc-outbound 8 9 4 3 2 6 12 16 27 1.8ns 3.0ns mp-forward-pkt 4 4 3 4 0 6 6 14 14 1.4ns 1.4ns nak-pa...

متن کامل

Unleashing the Power of Embedded DRAM

Embedded DRAM technology offers many advantages in System On Chip products. Computing applications demand memory with low latency and zero soft error rate. Graphics and networking need high bandwidth. Mobile applications require extremely low power. All applications benefit from the high density afforded by embedded DRAM technology. A single DRAM architecture cannot provide an optimal solution ...

متن کامل

L1 Cache and TLB Enhancements to the RAMpage Memory Hierarchy

The RAMpage hierarchy moves main memory up a level to replace the lowest-level cache by an equivalent-sized SRAM main memory, with a TLB caching page translations for that main memory. This paper illustrates how more aggressive components higher in the hierarchy increase the fraction of total execution time spent waiting for DRAM. For an instruction issue rate of 1 GHz, the simulated standard h...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2015