Development of Equivalent Material Properties of Microbump for Simulating Chip Stacking Packaging

نویسندگان

  • Chang-Chun Lee
  • Tzai-Liang Tzeng
  • Pei-Chen Huang
چکیده

three-dimensional integrated circuit (3D-IC) structure with a significant scale mismatch causes difficulty in analytic model construction. This paper proposes a simulation technique to introduce an equivalent material composed of microbumps and their surrounding wafer level underfill (WLUF). The mechanical properties of this equivalent material, including Young's modulus (E), Poisson's ratio, shear modulus, and coefficient of thermal expansion (CTE), are directly obtained by applying either a tensile load or a constant displacement, and by increasing the temperature during simulations, respectively. Analytic results indicate that at least eight microbumps at the outermost region of the chip stacking structure need to be considered as an accurate stress/strain contour in the concerned region. In addition, a factorial experimental design with analysis of variance is proposed to optimize chip stacking structure reliability with four factors: chip thickness, substrate thickness, CTE, and E-value. Analytic results show that the most significant factor is CTE of WLUF. This factor affects microbump reliability and structural warpage under a temperature cycling load and high-temperature bonding process. WLUF with low CTE and high E-value are recommended to enhance the assembly reliability of the 3D-IC architecture.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Transition from flip chip solder joint to 3D IC microbump: Its effect on microstructure anisotropy

As microelectronic industry develops 3D IC on the basis of through-Si-vias (TSV) technology, the processing and reliability of microbumps, which are used to interconnect the stacking chips, is being actively investigated. Due to the reduction in size of microbumps, the diameter is about one order of magnitude smaller than that of flip chip solder joints, and the volume is 1000 times smaller. It...

متن کامل

Effect of Wafer Level Underfill on the Microbump Reliability of Ultrathin-Chip Stacking Type 3D-IC Assembly during Thermal Cycling Tests

The microbump (μ-bump) reliability of 3D integrated circuit (3D-IC) packaging must be enhanced, in consideration of the multi-chip assembly, during temperature cycling tests (TCT). This research proposes vehicle fabrications, experimental implements, and a nonlinear finite element analysis to systematically investigate the assembled packaging architecture that stacks four thin chips through the...

متن کامل

Microbump Lithography for 3d Stacking Applications

3D packaging solutions are expected to play an important role in delivering improved performance, smaller form factors, and reduce costs for advanced semiconductor devices. The physical stacking of die-to-die or die-to-wafer requires high interconnect density. Aggressive scaling of microbump diameters and pitch is essential to meet these interconnect requirements. Maintaining process control fo...

متن کامل

Preparation and characterization of a bionanopolymer film for walnut packaging

To apply the nanomaterial as a component in the packaging material structure, in this research, the carboxymethyl cellulose (CMC)/polyvinyl alcohol (PVA) film were prepared with three levels of nanoclay particles (0.5, 1 and 3%) using solution casting evaporation method. The incorporation of nanoclay on mechanical, water vapor permeability, and oxygen barrier properties of CMC/PVA-based film wa...

متن کامل

TSV MEOL (Mid-End-Of-Line) and its Assembly/Packaging Technology for 3D/2.5D Solutions

Increasing demand for new and more advanced electronic products with a smaller form factor, superior functionality and performance with a lower overall cost has driven semiconductor industry to develop more innovative and emerging advanced packaging technologies. One of the hottest topics in the semiconductor industry today is a 3D packaging using Through Silicon Via (TSV) technology. Driven by...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره 8  شماره 

صفحات  -

تاریخ انتشار 2015