Designer-level verification: an industrial experience story

نویسندگان

  • Stephen Bergman
  • Gabor Bobok
  • Walter Kowalski
  • Shlomit Koyfman
  • Shiri Moran
  • Ziv Nevo
  • Avigail Orni
  • Viresh Paruthi
  • Wolfgang Roesner
  • Gil Shurek
  • Vasantha Vuyyuru
چکیده

Designer-level verification (DLV) is now widely accepted as a necessary practice in the hardware industry. More than ever, logic designers are held responsible for the initial validation of modules they develop, before these are released to systematic verification. DLV requires specific tools and methods adapted for designers, who are not full-time verification experts. We present user experience stories and usage statistics, describing how DLV has been practiced in our company, using a dedicated tool developed for this purpose. A typical pattern that emerges is of designers devoting short, fragmented time periods to DLV work, interleaved with other logic development tasks. We observe that the deployed DLV tool supports this mode of work, since it is simple and intuitive. This demonstrates that a suitable tool can help DLV become an integral part of a logic design project.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Experience with Practical Formal Verification at an Industrial Scale

Experience with Practical Formal Verification at an Industrial Scale

متن کامل

Design concept development in transportation design

The paper presents results of a study about design concept development in transportation design. The main question of this study concerns mainly the existence and development of design concepts and its status in the design process furthermore it partially describes its content, manifestation and function. From the view of industrial psychology, the design concept is one of the most important st...

متن کامل

Industrial Experience with Test Generation Languages for Processor Verification

We report on our experience with a new test generation language for processor verification. The verification of two superscalar multiprocessors is described and we show the ease of expressing complex verification tasks. The cost and benefit are demonstrated: training takes up to six months; the simulation time required for a desired level of coverage has decreased by a factor of twenty; the num...

متن کامل

4 . 1 Industrial Experience with TesU Generation Languages for Processor Verification

We report on our experience with a new test generation language for processor verification. The verification of two superscalar multiprocessors is described and we show the ease of expressing complex verification tasks. The cost and benefit are demonstrated: training takes up to six months; the simulation time required for a desired level of coverage has decreased by a factor of twenty; the num...

متن کامل

Model Checking in an Industrial Environment

This paper presents experiences in applying model checking to register transfer level (RTL) design verification tasks. The presentation focuses on the description of typical verification problems and their formal capture as well as the application of reduction techniques. Moreover the paper briefly reports on those spots in the verification flow where model checking may be applied successfully....

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2015