A high speed 0.7μm CMOS PLL circuit for clock/data recovery in interconnection systems
نویسندگان
چکیده
In this paper a CMOS PLL circuit realised for clock and data recovery in interconnection systems is presented. The purpose of this clock recovery PLL is to generate a clock with frequency and phase locked to the input NRZ data, in order to sample them in the optimum point. The topology of the circuit is characterised by two loops, one for the phase lock, the second for a frequency aided acquisition system. A full custom approach has been used in the PLL implementation to obtain an high operation speed. Its compact implementation allows the PLL blocks to be included in different CMOS ICs as library elements. An operating range of 150-550 Mbit/s has been obtained.
منابع مشابه
Design, Implementation and Comparison of FFT Analysis of efficient Digital PLLs for clock generation using 50nm SPICE models for CMOS
The most versatile application for digital phase locked loops is for clock generation and clock recovery in any complex computer architecture like a microprocessor or microcontroller, network processors. Digital Phase locked loops are commonly used to generate timing on chip clocks in high performance mixed signal analog and digital systems. Most of the systems employ digital PLL mainly for syn...
متن کاملA Low Jitter 1.25GHz CMOS Analog PLL for Clock Recovery
Conventional PLL design techniques used to implement CMOS GHz range clock recovery circuits typically suffer from significant power supply coupled noise in large integrated systems. This noise worsens the jitter of the PLL and degrades the system Bit-ErrorRate (BER). This paper describes an analog approach which applies fully differential current steering technique throughout the whole PLL sy...
متن کاملA 2
A Phase Locked Loop (PLL) design based on a new phase detector (PD) is presented. It can be used as a part of data/clock recovery (DCR) systems targeting the applications of 2Gbit/s-3Gbit/s range ethernet and optic fiber transceivers in current semiconductor processes. A key component in the circuit is a new non-sequential PD that provides for very high speed operation. Using TSMC 0.25u CMOS pr...
متن کاملClock- and Data.-recovery Ic with Demultiplexer for a 2.5gb/s Atm Physical Layer Controller
A Clockand Data-Recovery (CDR) IC for a Physical Layer Controller in an Asynchronous Transfer Mode (ATM) system operating at a bit rate of 2.488Gb/s is presented. The circuit was designed and fabricated in a 0.8pm BiCMOS process featuring 13GHz fT bipolar transistors. Clock-recovery is accomplished with a Phase-Locked Loop (PLL). The PLL uses a Phaseand Frequency Detector (PFD) to increase the ...
متن کاملA Non-sequential Phase Detector for PLL-based High-Speed Data/Clock Recovery
* This work was supported, in part, by Texas Instruments Inc., RocketChips Inc. and the R. J. Carver trust. Abstract – The Phase-Locked Loop (PLL) is a widely used block in data and clock recovery circuits. Phase detectors form a crucial part of the PLL. The requirements for phase detectors used in random data recovery are more stringent than the one used for clock recovery, especially at highs...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 1996