Scalable counter architecture for a pre-loadable 1 [email protected] um/5V pre-scaler in TSPC
نویسندگان
چکیده
In this paper we describe an approach for using the true single phase clock (TSPC) circuit style for the implementation of a scalable, pre-loadable pre-scaler. By utilization of a signed digit (SD) based redundant adder cell the execution of the necessary addition operation can be performed in only one clock cycle, independent from the length of the applied operators. The development process for this SD-adder cell by reorganization and partitioning of the necessary logic in connection with an enhancement of the TSPC circuit style will be discussed. The determination of the zero-crossing is also as far as possible independent from the word length by deployment of a TSPC OR-cell. Furthermore, a reference implementation of a 8-digit pre-scaler circuit operating at 1GHz with a 5V power supply in a 0:6 m AMS CMOS process will be presented. The goal of this paper is to develop a strategy for the implementation of pre-scaler circuits based on redundant arithmetic, which can operate at high frequencies. The comparison with the results of other implementations illustrate the advantages of our approach.
منابع مشابه
A 1.6-GHz Dual Modulus Prescaler Using the Extended True-Single-Phase-Clock CMOS Circuit Technique ( - Solid-State Circuits, IEEE Journal of
The implementation of a dual-modulus prescaler (divide by 128/129) using an extension of the true-single-phase-clock (TSPC) technique, the extended TSPC (E-TSPC), is presented. The E-TSPC [1], [2] consists of a set of composition rules for single-phase-clock circuits employing static, dynamic, latch, dataprecharged, and NMOS-like CMOS blocks. The composition rules, as well as the CMOS blocks, a...
متن کاملImplementation of a Programmable High Speed Divider for a 2.4 Ghz Cmos Integer-n Frequency Synthesizer
The implementation of a programmable high speed divider for a CMOS Frequency Synthesizer, using 0.35 μm CMOS technology, is described. The Frequency Synthesizer is part of a RF transceiver to work in the 2.4 GHz ISM (Industrial, Scientific and Medicine) band. The programmable divider employs: a divide-by-32/33 dual-modulus prescaler composed by a divide-by-4/5 synchronous counter, using the Ext...
متن کاملA Low Power 2/3 Prescaler Using Pass Transistor Logic with Integrated P&S Counter
An easier force single-stage clock multiband adaptable divider with joining together P&s counter is displayed. Changed manifestation of augmented accurate single-stage clock (E-TSPC) based gap by-2/3 counter was planned utilizing pass transistor rationale, which requires stand out transistor to execute both the numbering rationale and the mode determination control. This technique has been inve...
متن کاملExtended TSPC structures with double input/output data throughput for gigahertz CMOS circuit design
New structures to be applied with the extended truesingle-phase-clock (E-TSPC) CMOS circuit technique, an extension of the traditional true-single-phase-clock (TSPC) [1], [2], are presented. These structures, formed by the connection of proper data paths, allow circuits to handle data with rates that are twice the clock rate. Examples of circuits employing such structures are shortly reported a...
متن کاملDynamic configuration and collaborative scheduling in supply chains based on scalable multi-agent architecture
Due to diversified and frequently changing demands from customers, technological advances and global competition, manufacturers rely on collaboration with their business partners to share costs, risks and expertise. How to take advantage of advancement of technologies to effectively support operations and create competitive advantage is critical for manufacturers to survive. To respond to these...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 2001