Generating synthetic benchmark circuits for evaluating CAD tools

نویسندگان

  • Dirk Stroobandt
  • Peter Verplaetse
  • Jan M. Van Campenhout
چکیده

For the development and evaluation of CADtools for partitioning, floorplanning, placement, and routing of digital circuits, a huge amount of benchmark circuits with suitable characteristic parameters is required. Observing the lack of industrial benchmark circuits available for use in evaluation tools, one could consider to actually generate synthetic circuits. In this paper, we extend a graph-based benchmark generation method to include functional information. The use of a user-specified component library, together with the restriction that no combinational loops are introduced, now broadens the scope to timing-driven and logic optimizer applications. Experiments show that the resemblance between the characteristic Rent curve and the net degree distribution of real versus synthetic benchmark circuits is hardly influenced by the suggested extensions and that the resulting circuits are more realistic than before. An indirect validation verifies that existing partitioning programs have comparable behavior for both real and synthetic circuits. The problems of accounting for timing-aware characteristics in synthetic benchmarks are addressed in detail and suggestions for extensions are included. Keywords— Synthetic benchmark generation, Timingdriven applications, Net degree distribution, Rent’s rule.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Automatic generation of synthetic sequential benchmark circuits

The design of programmable logic architectures and supporting computer-aided design tools fundamentally requires both a good understanding of the combinatorial nature of netlist graphs and sufficient quantities of realistic examples to evaluate or benchmark the results. In this paper, the authors investigate these two issues. They introduce an abstract model for describing sequential circuits a...

متن کامل

Characterization and parameterized generation of synthetic combinational benchmark circuits

1 Characterization and Parameterized Generation of Synthetic Combinational Benchmark Circuits Michael D. Hutton, Member, IEEE, Jonathan Rose, Member, IEEE, J. P. Grossman and Derek G. Corneil Abstract| The development of new Field-Programmed, Mask-Programmed and Laser-Programmed Gate Array architectures is hampered by the lack of realistic test circuits that exercise both the architectures and ...

متن کامل

Generating New Benchmark Designs for Evaluation of Cad Tools and New Computer Architectures Generating New Benchmark Designs for Evaluation of Cad Tools and New Computer Architectures

The development of better CAD-tools for the layout, placement and routing of digital designs requires a huge amount of benchmark circuits to evaluate the new tools extensively. Benchmarks are also needed for the design of new computer hardware. Observing the lack of enough real benchmark designs for use in evaluation tools, one could consider to actually generate such benchmarks. In that case, ...

متن کامل

Generating new benchmark designs using a multi-terminal net model

For the development and evaluation of CAD-tools for the layout, placement, and routing of digital designs and for the evaluation of new computer hardware, a huge amount of benchmark circuits is required. Observing the lack of enough real benchmark designs for use in evaluation tools, one could consider to actually generate such benchmarks. In that case, it is very important that those synthetic...

متن کامل

LOT: Logic Optimization with Testability. New transformations for logic synthesis

A new approach to optimize multilevel logic circuits is introduced. Given a multilevel circuit, the synthesis method optimizes its area while simultaneously enhancing its random pattern testability. The method is based on structural transformations at the gate level. New transformations involving EX-OR gates as well as Reed–Muller expansions have been introduced in the synthesis of multilevel c...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:
  • IEEE Trans. on CAD of Integrated Circuits and Systems

دوره 19  شماره 

صفحات  -

تاریخ انتشار 2000