Effect of Clock Jitter Error on the Performance Degradation of Multi-bit Continuous-Time Σ∆ Modulators With NRZ DAC

نویسندگان

  • R. Tortosa
  • J. M. de la Rosa
  • A. Rodríguez-Vázquez
چکیده

This paper analyses the effect of the clock jitter error in multi-bit continuous-time Σ∆ modulators with non-return-to-zero feedback waveform. Derived expressions show that the jitter-induced noise power can be separated into two main components: one that depends on the modulator loop filter transfer function and the other one due to the input signal parameters, i.e amplitude and frequency. The latter component, not considered in previous approaches, allows us to accurately predict the resolution loss caused by jitter, showing effects not taken into account up to now in literature which are specially critical in broadband telecom applications. Moreover, the use of state-space formulation makes the analysis quite general and applicable to either cascade or single-loop architectures. Time-domain simulations of several modulator topologies intended for VDSL application are given to validate the presented analysis.†

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

On the Design of a Less Jitter Sensitive NTF for NRZ Multi-bit Continuous-Time ΔΣ Modulators

This paper studies the clock jitter error in multi-bit continuous-time Delta-Sigma modulators with non-return-tozero (NRZ) feedback waveform. It proposes a few useful formulas for the design of a less jitter sensitive NTF. The analytic results and MATLAB simulations show that in the design of an NTF, there is a trade-off between the in-band quantization noise and the jitter induced noise of the...

متن کامل

Jitter analysis of bandpass continuous-time ΣΔMs for different feedback DAC shapes

In this paper, a simple and intuitive technique for analyzing clock jitter effect on bandpass Continuous-Time SigmaDelta (Σ∆) modulators is introduced. The power spectral density of the jitter noise for different feedback DAC shapes are derived and compared. It is shown that DAC output signal shapes used to reduce clock jitter sensitivity in lowpass Continuous-Time Σ∆ modulators may not be suit...

متن کامل

Multibit Continuous Time Σ∆ Modulators with a Reduced Number of Comparators

A drawback of continuous time Σ∆-modulators is their sensitivity to clock jitter. An appropriate way to counteract this is to use a multi bit feedback loop. This requires a high resolution multi bit quantizer. However, every extra bit in the quantizer doubles its complexity and power consumption. In this paper, a new Σ∆-modulator architecture is proposed. The implementation issues are discussed...

متن کامل

Jitter - Tolerance and Blocker - Tolerance of ∆ Σ Analog - to - Digital Converters for SAW - Less Multi - Standard Receivers . ( August 2012 )

Jitter-Tolerance and Blocker-Tolerance of ∆Σ Analog-to-Digital Converters for SAW-Less Multi-Standard Receivers. (August 2012) Ramy Ahmed Saad Ahmed, B.S., Cairo University, Egypt; M.S., Cairo University, Egypt Chair of Advisory Committee: Dr. Sebastian Hoyos The quest for multi-standard and software-defined radio receivers (SDR) receivers calls for high flexibility and reconfigurability in the...

متن کامل

Chip Design of a Low-Voltage Wideband Continuous-Time Sigma-Delta Modulator with DWA Technology for WiMAX Applications

This paper presents the design and experimental results of a continuous-time (CT) sigma-delta (ΣΔ) modulator with data-weighted average (DWA) technology for WiMAX applications. The proposed modulator comprises a third-order active RC loop filter, internal quantizer operating at 160 MHz and three DAC circuits. A multi-bit quantizer is used to increase resolution and multi-bit non-return-to-zero ...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2005