Response of a 0.25 μm thin-film silicon-on-sapphire CMOS technology to total ionizing dose
نویسندگان
چکیده
The radiation response of a 0.25 μm silicon-on-sapphire CMOS technology is characterized at the transistor and circuit levels utilizing both standard and enclosed layout devices. The threshold-voltage shift is less than 170 mV and the leakage-current increase is less than 1 nA for individual standard-layout nMOSFET and pMOSFET devices at a total dose of 100 krad(SiO2). The increase in power supply current at the circuit level was less than 5%, consistent with the small change in off-state transistor leakage current. The technology exhibits good characteristics for use in the electronics of the ATLAS experiment at the Large Hadron Collider.
منابع مشابه
Total Ionization Dose Effects and Single-Event Effects Studies of a 0.25 μm Silicon-On-Sapphire CMOS Technology
Silicon-on-Sapphire (SOS) CMOS is an attractive technology for radiation-tolerant circuits design. It eliminates single-event latch-up and has a smaller sensitive volume for single-event upsets (SEUs) and single-event transients (SETs) compared to Bulk CMOS technology [1, 2]. However, like any Silicon-On-Insulator technology, SOS technology has back-channel leakage as part of the total ionizati...
متن کاملThin film PIN photodiodes for optoelectronic silicon on sapphire CMOS
In this paper, we consider both the utility of SOS substrates as a vehicle for optoelectronic packaging and the high speed silicon photodiodes available on a commercial SOS process. We show optical responses for six configurations of PIN photodiodes designed in this process. Our results indicate that photodiodes native to this process will operate at better than gigabit rates and produce signal...
متن کاملHydrogenated Amorphous Silicon Deposited on the Asihtest Circuit for Radiation Detection
Radiation detectors were developed by depositing 20 μm thick hydrogenated amorphous silicon (a-Si:H) sensors directly on top of the so-called aSiHtest integrated circuit. This circuit was designed in a quarter micron CMOS technology as a global test circuit for this novel detector technology. The sensor leakage current turned out to be limiting the performance of the whole detector. Its detaile...
متن کاملTotal Ionization Dose Effect Studies of a 0.25 μm Silicon-On-Sapphire CMOS Technology
Wickham Chen, Southern Methodist University, Dallas, TX, 75275. Phone: 214-768-1402. Fax: 214-768-3573. Email: [email protected] Cheng-An Yang, Southern Methodist University, Dallas, TX, 75275. Phone: 214-768-1641. Fax: 214-768-4095. Email: [email protected] Junheng Zhang, Southern Methodist University, Dallas, TX, 75275. Phone: 214-768-1402. Fax: 214-768-3573. Email: [email protected]...
متن کاملA 4.9-GHz Low Power, Low Jitter, LC Phase Locked Loop
This paper presents a low power, low jitter LC phase locked loop (PLL) which has been designed and fabricated in a commercial 0.25-μm Silicon-on-Sapphire CMOS technology. Random jitter and deterministic jitter of the PLL are 1.3 ps and 7.5 ps, respectively. The measured tuning range, from 4.6 to 5.0 GHz, is narrower than the expected one, from 3.8 to 5.0 GHz. The narrow tuning range issue has b...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 2010