A case study for the verification of complex timed circuits: IPCMOS - Design, Automation and Test in Europe Conference and Exhibition, 2002. Proceedings

نویسندگان

  • Marco A. Peña
  • Jordi Cortadella
  • Enric Pastor
  • Alexander Smirnov
چکیده

The verification of a n-stage pulse-driven IPCMOS pipeline, for any n > 0, is presented. The complexity of the system is 32n transistors and delay information is provided at the level of transistor. The correctness of the circuit highly depends on the timed behavior of its components and the environment. To verify the system, three techniques have been combined: (1) relative-timing-based verification from absolute timing information [13], (2) assumeguarantee reasoning to verify untimed abstractions of timed components and (3) mathematical induction to verify pipelines of any length. Even though the circuit can interact with pulse-driven environments, the internal behavior between stages commits a handshake protocol that enables the use of untimed abstractions. The verification not only reports a positive answer about the correctness of the system, but also gives a set of sufficient relative-timing constraints that determine delay slacks under which correctness can be maintained.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Model reduction in the time-domain using laguerre polynomials and krylov methods - Design, Automation and Test in Europe Conference and Exhibition, 2002. Proceedings

We present a new passive model reduction algorithm based on the Laguerre expansion of the time response of interconnect networks. We derive expressions for the Laguerre coefficient matrices that minimize a weighted square of the approximation error, and show how these matrices can be computed efficiently using Krylov subspace methods. We discuss the connections between our method and other meth...

متن کامل

A P1500-compatible programmable BIST approach for the test of embedded flash memories - Design, Automation and Test in Europe Conference and Exhibition, 2003

In this paper we present a microprocessor-based approach suitable for embedded flash memory testing in a System-on-achip (SOC) environment. The main novelty of the approach is the high flexibility, which guarantees easy exploitation of the same architecture to different memory cores. The proposed approach is compatible with the P1500 standard. A case study has been developed and demonstrates th...

متن کامل

Avoiding Message-Dependent Deadlock in Network-Based Systems on Chip

ion, and flexible network configuration,” IEEE Trans-actions on Computer-Aided Design of Integrated Circuits andSystems, vol. 24, no. 1, pp. 4–17, 2005.[4] M. Sgroi, M. Sheets, A. Mihal, et al., “Addressing the system-on-a-chip interconnect woes through communication-baseddesign,” in Proceedings of the 38th Design Automation Confer-ence (DAC ’01), pp. 667–672, Las Vegas,...

متن کامل

DATE 2001 - Trip Report

The Design Automation and Test in Europe (DATE) conference is the main European event in the field of Computer Aided Design (CAD) and testing. This outstanding event brings together researchers, users and vendors, as well as specialists in the design, test and manufacturing of electronic circuits and systems. DATE is a unification of the main conferences in the field and was built on the succes...

متن کامل

پیشگفتار

  The First National Conference on Advances in Superconductivity was the first of a series of conferences in the field of superconductivity planned to be held biannually in one of the universities or scientific research centers in the country. The goal of these meetings is to bring together groups of researchers in the field of experimental and theoretical superconductivity, to discuss their la...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2001