A 96 x 64 Intelligent digital pixel array with extended binary stochastic arithmetic
نویسندگان
چکیده
A chip architecture that integrates an optical sensor and a pixel level processing element based on binary stochastic arithmetic is proposed. The optical sensor is formed by an array of fully connected pixels, and each pixel contains a sensing element and a Pulse Frequency Modulator (PFM) converting the incident light to bit streams of identical pulses. The processing element is based on binary stochastic arithmetic to perform signal processing operations on the focal plane VLSI circuit. A 96 x 64 CMOS image sensor is fabricated using 0.5pm CMOS technology and achieves 29 x 29pm pixel size at 15% fill factor.
منابع مشابه
A 96×64 intelligent digital pixel array with extended binary stochastic arithmetic
A chip architecture that integrates an optical sensor and a pixel level processing element based on binary stochastic arithmetic is proposed. The optical sensor is formed by an array of fully connected pixels, and each pixel contains a sensing element and a Pulse Frequency Modulator (PFM) converting the incident light to bit streams of identical pulses. The processing element is based on binary...
متن کاملA note on digital filter implementation using hybrid RNS-binary arithmetic
Binary logic implementation of residue arithmetic using longer intermediate pseudo-residues has been shown to offer advantages over standard binary and lookup-table RNS realizations. In this note, we show that a small modification to one such proposed scheme leads to even greater advantages.
متن کاملDigital Binary Phase-shift Keyed Signal Detector
We have developed the effective algorithm for detecting digital binary phase-shift keyed signals. This algorithm requires a small number of arithmetic operations over the signal period. It can be relatively easy implemented based on the modern programmable logic devices. It also provides high interference immunity by identifying signal presence when signal-to-noise ratio is much less that its w...
متن کاملAn SIMD Programmable Vision Chip with High-Speed Focal Plane Image Processing
A high-speed analog VLSI image acquisition and low-level image processing system are presented. The architecture of the chip is based on a dynamically reconfigurable SIMD processor array. The chip features a massively parallel architecture enabling the computation of programmable mask-based image processing in each pixel. Extraction of spatial gradients and convolutions such as Sobel operators ...
متن کاملA 100,000 fps Vision Sensor with Embedded 535GOPS/W 256x256 SIMD Processor Array
A vision chip operating with 1.9pJ/OP efficiency has been fabricated in 0.18μm CMOS. Each of the 256x256 pixel-processors (dimensions 32x32μm), contains 14 binary and 7 analog S2I registers coupled to a photodiode, an arithmetic logic unit, diffusion and asynchronous propagation networks. At the chip’s periphery, facilities exist to allow pixel address extraction, analog or digital readout. The...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 2014