Low Parasitic Capacitance and Low-Power CMOS Capacitive Fingerprint Sensor
نویسندگان
چکیده
In this paper, a low parasitic capacitance and low-power CMOS capacitive fingerprint sensor readout circuit is presented. The side effect of parasitic capacitance has been under control with novel layout structure in sensor cell, and minimal size switch is used to reduce non-ideal effects of MOS switch and achieve good linearity. Power dissipation is also reduced with quiescent current control in buffer amplifier of sensor cell. A prototype chip with 32 × 32 array size has been fabricated using TSMC 0.35μm CMOS process. The chip works at 3.3V power supply and operates at 4MHz clock rate. Capacitance value from 0fF to 60fF can be sensed, corresponding analog output voltage is from 3.02V to 1.57V and the digital output is 6 bits. The overall power consumption is less than 5.5mW.
منابع مشابه
Design of Novel High Sensitive MEMS Capacitive Fingerprint Sensor
In this paper a new design of MEMS capacitive fingerprint sensors is presented. The capacitive sensor is made of two parallel plates with air gap. In these sensors, the capacitance changes is very important factor. It is caused by deformation of the upper electrode of sensor. In this study with making slots in upper electrode, using T-shaped protrusion on diaphragm in order to concentrate the f...
متن کاملAn Integrated Energy-Efficient Capacitive Sensor Digital Interface Circuit
In this paper, we propose an energy-efficient 13-bit capacitive sensor interface circuit. The proposed design fully relies on successive approximation algorithm, which eliminates the need for oversampling and digital decimation filtering, and thus low-power consumption is achieved. The proposed architecture employs a charge amplifier stage to acheive parasitic insensitive operation and fine abs...
متن کاملFully Integrated Low-Noise Readout Circuit with Automatic Offset Cancellation Loop for Capacitive Microsensors
Capacitive sensing schemes are widely used for various microsensors; however, such microsensors suffer from severe parasitic capacitance problems. This paper presents a fully integrated low-noise readout circuit with automatic offset cancellation loop (AOCL) for capacitive microsensors. The output offsets of the capacitive sensing chain due to the parasitic capacitances and process variations a...
متن کاملA Compact Parasitic-Insensitive Dual-Frequency ∆Σ Modulated CMOS Capacitive Sensor
We present a simple, high-sensitivity, array-based capacitive sensor for biological applications. The circuit can accurately sense ungrounded coupling capacitances, while strongly attenuating the effect of unwanted parasitics. It can also perform capacitance-voltage profiling of nonlinear biological capacitances at very low voltages. We implement a dual input frequency ∆Σ modulator to perform i...
متن کاملA Post-CMOS Micromachined Lateral Accelerometer
In a post-complementary metal–oxide–semiconductor (CMOS) micromachining technology, the process flow enables the integration of micromechanical structures with conventional CMOS circuits which are low-cost and readily available. This paper presents a lateral capacitive sensing accelerometer fabricated in the post-CMOS process. Design advantages include electrically isolated multimetal routing o...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
- J. Inf. Sci. Eng.
دوره 26 شماره
صفحات -
تاریخ انتشار 2010