Performance Evaluation of Compiler Controlled Power Saving Scheme

نویسندگان

  • Jun Shirako
  • Munehiro Yoshida
  • Naoto Oshiyama
  • Yasutaka Wada
  • Hirofumi Nakano
  • Hiroaki Shikano
  • Keiji Kimura
  • Hironori Kasahara
چکیده

Multicore processors, or chip multiprocessors, which allow us to realize low power consumption, high effective performance, good cost performance and short hardware/software development period, are attracting much attention. In order to achieve full potential of multicore processors, cooperation with a parallelizing compiler is very important. The latest compiler extracts multilevel parallelism, such as coarse grain task parallelism, loop parallelism and near fine grain parallelism, to keep parallel execution efficiency high. It also controls the voltage and clock frequency of processors carefully inside an application program to reduce energy comsunption. This paper evaluates performance of compiler controlled power saving scheme which has been implemented in OSCAR multigrain parallelizing compiler. The developed power saving scheme realizes voltage/frequency control and power shutdown of each processor core during coarse grain task parallel processing. In the performance evaluation, when it is assumed that static power is one-tenth of dynamic power, OSCAR compiler with the power saving scheme achieved 61.2 percent energy reduction for SPEC CFP95 applu without performance degradation on 4 processors and 87.4 percent energy reduction for mpeg2encode, 88.1 percent energy reduction for SPEC CFP95 tomcatv and 84.6 percent energy reduction for applu with the real-time deadline constraint on 4 processors.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Compiler Control Power Saving Scheme for Multi Core Processors

With the increase of transistors integrated onto a chip, multi core processor architectures have attracted much attention to achieve high effective performance, shorten development period and reduce the power consumption. To this end, the compiler for a multi core processor is expected not only to parallelize program effectively, but also to control the voltage and clock frequency of processors...

متن کامل

An Adaptive Power Saving Mechanism in IEEE 802.11 Networks to Support IP Paging Protocol

Terminal paging is a procedure to locate a called mobile host (MH), which registered only approximated location information. The paging aims to reduce signalling overhead and power consumption in the MH. Recently, IP paging protocol has been widely designed for the terminal paging in IP-based mobile networks. However, since any power save mechanism is not supported in IP layer by itself, it is ...

متن کامل

Reducing Memory System Energy in Data Intensive Computations by Software-Controlled On-Chip Memory

In recent computer systems, a large portion of energy is consumed by on-chip cache accesses and data movement between cache and off-chip main memory. Reducing these memory system energy is indispensable for future microprocessors because power and thermal issues certainly become a key factor of limiting processor performance. In this paper, we discuss and evaluate how our architecture called SC...

متن کامل

Enhancement of Power Quality in Grid Integrated System using DC-link Voltage PI Controlled VSC based Statcom

This paper demonstrates an enhancement of power quality in grid integrated systems with the help of the proposed control strategy for voltage source converter based active power filters. The Shunt Active Power filters (SAPF) are extensively utilized in modern grid integrated systems to diminish the power quality concerns associated with it. The SAPF is one of the various power filters, which ha...

متن کامل

High speed Radix-4 Booth scheme in CNTFET technology for high performance parallel multipliers

A novel and robust scheme for radix-4 Booth scheme implemented in Carbon Nanotube Field-Effect Transistor (CNTFET) technology has been presented in this paper. The main advantage of the proposed scheme is its improved speed performance compared with previous designs. With the help of modifications applied to the encoder section using Pass Transistor Logic (PTL), the corresponding capacitances o...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2005