SOFT-ERROR SUSCEPTIBILITY OF FinFET SRAMs

نویسنده

  • Anthony S. Oates
چکیده

INTRODUCTION For technology scaling beyond 20 nm, FinFET transistors will replace the conventional planar geometry. The driving force for the introduction of FinFET architecture is the superior immunity to short-channel effects and the reduction of the effects of process variation on device performance exhibited by the FinFET.[1-4] Figure 1 shows a comparison of architectures of the planar FET and the FinFET. One of the major concerns with the introduction of a new transistor architecture is ensuring that the transistor maintains the high level of reliability required for silicon circuits. Fortunately, in terms of reliability, the transition to FinFETs has been smooth; FinFETs do not introduce new reliability issues beyond those with which we are familiar.[4]

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Impact of FinFET and III-V/Ge technology on logic and memory cell behavior

In this work, we assess the performance of a ring oscillator and a DRAM cell when they are implemented with different technologies (planar CMOS, FinFET and III-V MOSFETs), and subjected to different reliability scenarios (variability and soft errors). FinFET-based circuits show the highest robustness against variability and soft error environments.

متن کامل

Comparative soft error evaluation of layout cells in FinFET technology

Keywords: Soft error Bulk FinFET MUSCA SEP3 VLSI design Supply voltage Soft error sensitivity a b s t r a c t This work presents a comparative soft error evaluation of logic gates in bulk FinFET technology from 65-down to 32-nm technology generations. Single Event Transients induced by radiations are modeled with the MUSCA SEP3 tool, which explicitly accounts for the layout and the electrical p...

متن کامل

Temperature dependence of neutron-induced soft errors in SRAMs

We irradiated commercial SRAMs with wide-spectrum neutrons at different temperatures. We observed that, depending on the vendor, the soft error rate either increases or slightly decreases with temperature, even in devices belonging to the same technology node. SPICE simulations were used to investigate the temperature dependence of the cell feedback time and restoring current. The shape and mag...

متن کامل

Bias Dependence of Single Balaji

devices necessitate evaluating the SEU mechanisms of FinFET circuit stability at low supply voltages dissipation, it is also necessary over a range of voltages. FinFET proton exponential low simulations show that the weak variation of supply voltage critical charge Index Terms particles, Neutrons, Heavy The Semiconductor Industry Association (SIA) roadmap has identified power dissipation as one...

متن کامل

Multi-Cell Soft Er

Soft error performance of 16-nm designs fabricated using a commercial bulk C evaluated using heavy-ions. Results included variations show that multi-cell upsets dominate Dual-port SRAM has higher cross-section SRAM but did not have any multi-cell upset a direction. TCAD simulations showing the perturbation in the electric parameters as a fu LET support the experimental data. KeywordsSRAM, FinFE...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2016