Accelerated Compact Test Set Generation for Three-State Circuits
نویسندگان
چکیده
Most published ATPG methods cannot handle three-state primitives, generate too large test sets, or require excessive CPU time. An eecient ATPG system was introduced in 1]]2], which can handle non-Boolean prim-itives, generates compact test sets, within aaordable CPU time. In this paper, the system is extended to handle pulled and wired buses, in addition to pure three-state buses. These bus types are widely used in industrial circuits. Furthermore ve techniques for test generation are proposed to accelerate (compact) ATPG. Experimental results demonstrate that these new techniques are useful: ATPG times for compact test set generation are decreased up to 50% compared to 1], and fault eeciencies above 99% can be obtained for even the largest circuits.
منابع مشابه
Compact test sets for industrial circuits
Industrial circuits contain, in addition to the binary logic elements n]and, n]or and n]xor gates, other logic elements such as three-state elements, busses and bidirectionals. Previous published work on automatic test pattern generation (ATPG) can not handle all of the above mentioned circuit elements, generates too large test sets, or generates test patterns which can cause circuit damage. A ...
متن کاملImproved Selection of Test SubSequences in Sequential Circuits for Reduced Power Consumption
A method for the reduction of power dissipation during testing of sequential circuits is presented. In this algorithm from an initial set of test sequences a set of subsequences is properly selected with the purpose of reducing the power consumption without reducing the initial fault coverage. The selection process is accelerated by exploiting the presence of essential sequences and enhanced by...
متن کامل996 Ieee International Workshop on I Ddq Testing an Eecient I Ddq Test Generation Scheme for Bridging Faults in Cmos Digital Circuits
In a previous work on test generation for I DDQ bridging faults in CMOS circuits, a genetic algorithm (GA) based approach targeting the all-pair bridging fault set stored in a compact-list data structure was used. In this paper, we target a reduced fault set, such as the one extracted from circuit layout. The reduced fault set is O(N) versus O(N 2) for the all-pair set, where N is the number of...
متن کاملProceedings of the International Test Conference , October 1998 Compact Two - Pattern Test Set Generation for Combinational and FullScan Circuits
This paper presents two algorithms for generating compact test sets for combinational and full scan circuits under the transition and CMOS stuck-open fault models; Redundant Vector Elimination (RVE) and Essential Fault Reduction (EFR). These algorithms together with the dynamic compaction algorithm are incorporated into an advanced ATPG system for combin-ational circuits, called MinTest. The te...
متن کاملHierarchical Test Generation with Built-In Fault Diagnosis
A hierarchical test generation method is presented that uses the inherent hierarchical structure of the circuit under test and takes fault diagnosability into account right from the start. An efficient test compaction method leads to a very compact test set, while retaining a maximum of diagnostic power and a 100% fault coverage for non-fanout circuits. An extension for fanout circuits is also ...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 1996