A Novel Address Mapping Scheduling Strategy for Continuous Flow Parallel FFT Implementation
نویسندگان
چکیده
The paper proposes a new continuous flow parallel Fast Fourier Transform (FFT)processor using a novel address mapping scheduling strategy and two costefficient non-conflict address mapping approaches. Four parallel butterfly computation units enhance the high throughput. The novel address mapping scheduling strategy uses only two memory units for a continuous flow parallel FFT implementation, which reduces the utilization of the memory resources. The two non-conflict address mapping approaches not only guarantee the parallel computation of four butterfly units which can be finished in one clock cycle, but also guarantee the execution of the address mapping scheduling strategy; especially these non-conflict address mapping approaches are theoretically proved in the paper. The number of clock cycles is 320 for a 1024-point FFT; when it runs at 100MHz, the time is 3.2μs; when real and imaginary numbers are both 16bit, the required memory resources is only 8kbytes.Therefore the proposed parallel FFT processor can reduce the consumption of the memory resources and computation cycles compared with other FFT processors.
منابع مشابه
A New ILP Model for Identical Parallel-Machine Scheduling with Family Setup Times Minimizing the Total Weighted Flow Time by a Genetic Algorithm
This paper presents a novel, integer-linear programming (ILP) model for an identical parallel-machine scheduling problem with family setup times that minimizes the total weighted flow time (TWFT). Some researchers have addressed parallel-machine scheduling problems in the literature over the last three decades. However, the existing studies have been limited to the research of independent jobs,...
متن کاملImproved teaching–learning-based and JAYA optimization algorithms for solving flexible flow shop scheduling problems
Flexible flow shop (or a hybrid flow shop) scheduling problem is an extension of classical flow shop scheduling problem. In a simple flow shop configuration, a job having ‘g’ operations is performed on ‘g’ operation centres (stages) with each stage having only one machine. If any stage contains more than one machine for providing alternate processing facility, then the problem...
متن کاملDesign and Simulation of FFT Processor Using Radix-4 Algorithm Using FPGA
A parallel and pipelined Fast Fourier Transform (FFT) processor for use in the Orthogonal Frequency division Multiplexer (OFDM) and WLAN, unlike being stored in the traditional ROM. The twiddle factors in our pipelined FFT processor can be accessed directly. A novel simple address mapping scheme and the modified radix 4 FFT also proposed. FPGA was majorly used to develop the ASIC IC’s to which ...
متن کاملA New Lower Bound for Flexible Flow Shop Problem with Unrelated Parallel Machines
Flexible flow shop scheduling problem (FFS) with unrelated parallel machines contains sequencing in flow shop where, at any stage, there exists one or more processors. The objective consists of minimizing the maximum completion time. Because of NP-completeness of FFS problem, it is necessary to use heuristics method to address problems of moderate to large scale problem. Therefore, for assessme...
متن کاملSystematic Exploration of Trade-Offs between Application Throughput and Hardware Resource Requirements in DSP Systems
Title of dissertation: SYSTEMATIC EXPLORATION OF TRADE-OFFS BETWEEN APPLICATION THROUGHPUT AND HARDWARE RESOURCE REQUIREMENTS IN DSP SYSTEMS Hojin Kee, Doctor of Philosophy, 2010 Dissertation directed by: Shuvra S. Bhattacharyya, Professor Department of Electrical and Computer Engineering, and Institute for Advanced Computer Studies Dataflow has been used extensively as an efficient model-of-co...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 2006