Flexble Architecture of Processor Optimized for Multimedia Applications

نویسندگان

  • Adam Luczak
  • Olgierd Stankiewicz
چکیده

Many modern multimedia applications exploiting complex coding standards like AVC/H.264 or AAC−HE, require processing that implies synergy of both software and hardware solutions for real−time operation. This paper presents a new architecture of processor designed to achieve efficiency and convenience in such cases. The paper proposes an efficient processing architecture based on the use of fast and lightweight “hardware function calls”. This approach reduces hardware−to−software bottlenecks, allowing a smooth transition from software to hardware solution. The presented concepts were implemented on Xilinx Virtex4−SX35 FPGA. It is worth noticing that the core is small enough to be treated as a robust soft−core. In this paper, specificities on the developed instruction set are provided as well as on the module inter−connection. Results of tests conducted using standard implementations of H.264/AVC and AAC algorithms are also presented.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Flexble Processor Architecture Optimized for Advanced Coding Algorithms

Many modern multimedia applications exploiting complex coding standards like AVC/H.264 or AAC-HE, require processing that implies synergy of both software and hardware solutions for real-time operation. This paper presents a new architecture of processor designed to achieve efficiency and convenience in such cases. The paper proposes an efficient processing architecture based on the use of fast...

متن کامل

Ultra-Low-Energy DSP Processor Design for Many-Core Parallel Applications

Background and Objectives: Digital signal processors are widely used in energy constrained applications in which battery lifetime is a critical concern. Accordingly, designing ultra-low-energy processors is a major concern. In this work and in the first step, we propose a sub-threshold DSP processor. Methods: As our baseline architecture, we use a modified version of an existing ultra-low-power...

متن کامل

Media Applications on Hyper-Threading Technology

This paper characterizes selected workloads of multimedia applications on current superscalar architectures, and then it characterizes the same workloads on Intel HyperThreading Technology. The workloads, including video encoding, decoding, and watermark detection, are optimized for the Intel Pentium 4 processor. One of the workloads is even commercially available and it performs best on the Pe...

متن کامل

PLX: An Instruction Set Architecture and Testbed for Multimedia Information Processing

PLX is a concise instruction set architecture (ISA) that combines the most useful features from previous generations of multimedia instruction sets with newer ISA features for high-performance, low-cost multimedia information processing. Unlike previous multimedia instruction sets, PLX is not added onto a base processor ISA, but designed from the beginning as a standalone processor architecture...

متن کامل

Design and Implementation of Digital Demodulator for Frequency Modulated CW Radar (RESEARCH NOTE)

Radar Signal Processing has been an interesting area of research for realization of programmable digital signal processor using VLSI design techniques. Digital Signal Processing (DSP) algorithms have been an integral design methodology for implementation of high speed application specific real-time systems especially for high resolution radar. CORDIC algorithm, in recent times, is turned out to...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2007