Emerging Directions For Packaging Technologies

نویسندگان

  • Ravi Mahajan
  • Vijay Wakharkar
چکیده

The continual increasing performance of microelectronics products places a high demand on packaging technologies. Key drivers such as thermal management, power delivery, interconnect density, and integration require novel material development and new package architectures. In this paper, package technology migrations for microprocessors and communication products are described. Material needs for high thermal dissipation, high-speed signaling, and high-density interconnects are discussed. Microprocessor scaling for increased performance and reduced cost places significant challenges on power delivery and power removal due to reducing dimensions, operating voltages, and increasing power. Meeting these challenges indicates a need for advanced packaging solutions, such as Bumpless Build-Up Layer Technology (BBUL); and power-delivery architectures such as OnPackage Integrated Voltage Regulation (OPVR) that enhance the power-delivery capability of the packaging architecture. Similarly, solutions using advanced materials and heat management systems such as heat spreaders and high-capacity heat sinks are needed to facilitate power removal. Microprocessor scaling also requires improvements in package substrates and continues to drive major transitions in substrate materials and features while market constraints continue to exert significant cost pressures. To support the ever-growing demand of cellular communication products for highly integrated, small form factor devices, new package architectures are described. Key research thrusts for the future are also highlighted. INTRODUCTION A review of the evolution of microprocessors in the past two decades and a projection into the near foreseeable future in the current decade shows that microprocessor performance continues to match the almost self-fulfilling prophecy of Moore’s law [1]. This increase in performance places significant demands on packaging and assembly for performance and reliability. A paper published in the 3 quarter of 2000 in the Intel Technology Journal [2] showed that in response to demand, microprocessor packaging has evolved from simple mechanical protection to a sophisticated electrical/thermal/mechanical platform that enables microprocessor performance. This paper elaborates further on the themes articulated in the earlier paper and provides additional details of some of the emerging trends in assembly and packaging. The key technical drivers for assembly and packaging in the areas of power delivery, power management, interconnect scaling, and integration are articulated. Future driver trends are discussed in order to explain some of the technical challenges these trends have created. Specific technical challenges in power delivery, thermal management, materials development, high-speed signaling, high-density interconnects, and integration are discussed, and the state of the art is reviewed. Opportunities for further work to continue to expand the cost-performance envelope of assembly and packaging technologies are identified; in particular the Bumpless Build-Up Layer (BBUL) technology is reviewed. Attention is then shifted to the packaging of components used in portable and cellular devices. These applications demand low-cost, high-performance packaging in Intel Technology Journal Vol.6 Issue 2. Emerging Directions For Packaging Technologies 63 compact form factors. The market segments present unique challenges in terms of cost, performance, and time to market. New package architectures developed to address these challenges are reviewed, and future developmental opportunities are highlighted. POWER-DELIVERY CONSIDERATIONS Microprocessor scaling has consistently adhered to Moore’s law [1]. Increasing transistor density combined with the performance demanded from next-generation microprocessors result in increased processor power. Scaling also necessitates a reduction in the operating voltages both for reliability of the finer-dimension devices and for containing the power consumed. This reduction in the supply voltage further increases the supply currents drawn by the microprocessors while margins for noise in the power supply shrink in absolute terms. Figure 1: Intel CPU transistors double every ~18 months The increasing supply currents and shrinking margins in supply noise place an enormous burden on the circuits that provide power to the chip. These circuits are collectively referred to as the power-delivery system for the processor, and they constitute the power-conversion devices or Voltage Regulator Modules (VRMs) that step a high voltage of 12 or 48V down to the processor operating voltage (~1.5V) as well as the hierarchy of capacitances located at the output of the VRM’s extending all the way into the microprocessor package [3]. Increasing currents tax the power-delivery system of a CPU or network in two principal ways: § Power-saving features in the CPU architecture mandate various operating conditions that lower power consumption to a minimum through ‘sleep,’ ‘stand-by,’ ‘idle,’ and ‘power-down’ states: when the CPU changes state to a fully operational mode, it demands a sudden surge in current in a short duration of time. § The very large (>100A) currents flowing in the interconnect between the VRM’s and the CPU cause power wastage and the associated self-heating in the board, socket, and CPU packages. Power Path Loop Inductance Scaling and Reduction The surges of current (often referred to in the literature as DI/DT events) as well as the sudden relaxation in the current demanded by the CPU, combined with the properties of the noise de-coupling capacitance hierarchy, result in a series of supply voltage variations referred to as supply droops and overshoots. The droops in the network are dependent upon the capacitance hierarchy, with the voltage variations being a consequence of damped resonant oscillations of the various de-coupling loops of capacitances and inductances in the network. It can be seen through simple analytical derivation that the magnitude of these droops can be calculated as follows:

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Laser Ablation – Emerging Patterning Technology for Advanced Packaging

INTRODUCTION Wafer Level Packages have emerged as the fastest growing semiconductor packaging technology. Rather than a single solution, wafer level packaging technologies are a set of different solutions including flip-chip wafer bumping, electroplated gold, solder bumps and recent copper pillar technologies. These chips can be

متن کامل

MEMS Post-Packaging by Localized Heating and Bonding

This work addresses important post-packaging issues for microsystems and recommends specific research directions by localized heating and bonding. Micropackaging has become a major subject for both scientific research and industrial applications in the emerging filed of microelectromechanical systems (MEMS). Establishing a versatile post-packaging process not only advances the field but also sp...

متن کامل

Emerging Optical CDMA Techniques and Applications

In this paper we present an in-depth review on the trends and the directions taken by the researchers worldwide in Optical Code Division Multiple Access (OCDMA) systems. We highlight those trends and features that are believed to be essential to the successful introduction of various OCDMA techniques in communication systems and data networks in near future. In particular we begin by giving a c...

متن کامل

Three-Dimensional and 2.5 Dimensional Interconnection Technology: State of the Art

Three-dimensional (3D) packaging with through-silicon-vias (TSVs) is an emerging technology featuring smaller package size, higher interconnection density, and better performance; 2.5D packaging using silicon interposers with TSVs is an incremental step toward 3D packaging. Formation of TSVs and interconnection between chips and/or wafers are two key enabling technologies for 3D and 2.5D packag...

متن کامل

Emerging Technologies in Distance Education

Emerging Technologies in Distance Education is an open access book showcasing how emerging participatory technologies have been used in online distance education. In this session, the editor will discuss current issues and future directions for using emerging technologies with special attention to pedagogical, technological, cultural, and social factors that influence the adoption and successfu...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2002