On-Line Testing of Multi-Source Noise-Induced Errors on the Interconnects and Buses of System-on-Chips

نویسندگان

  • Yi Zhao
  • Li Chen
  • Sujit Dey
چکیده

With processors and system-on-chips using nano-meter technologies, several design and test efforts have been recently developed to eliminate and test for many emerging DSM noise effects. In this paper, we show the emergence of multi-source noise effects, where multiple DSM noise sources combine to produce functional and timing errors even when each separate noise source itself does not. We show the dynamic nature of multi-source noise, and the need for on-line testing to detect such noise errors. We propose a double-sampling data checking based low-cost on-line error detection circuit to test for such noise effects in on-chip buses. Based on the proposed circuit, an effective and efficient testing methodology has been developed to facilitate online testing for generic on-chip buses. The applicability of this methodology is demonstrated through embedding the on-line detection circuit in a bus design. The validated design shows the effectiveness of the proposed testing methodology for multi-source noise-induced errors in global interconnects and buses.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Time Domain Analysis of Graphene Nanoribbon Interconnects Based on Transmission Line ‎Model

Time domain analysis of multilayer graphene nanoribbon (MLGNR) interconnects, based on ‎transmission line modeling (TLM) using a six-order linear parametric expression, has been ‎presented for the first time. We have studied the effects of interconnect geometry along with ‎its contact resistance on its step response and Nyquist stability. It is shown that by increasing ‎interconnects dimensions...

متن کامل

High-level Crosstalk Defect Simulation for System-on-Chip Interconnects

For system-on-chips (SoC) using deep submicron (DSM) technologies, interconnects are becoming critical determinants for performance and reliability. Buses and long interconnects are susceptible to crosstalk defects and may lead to functional and timing failure. Hence, testing for crosstalk errors on interconnects and buses in a SoC has become critical. To facilitate development of new crosstalk...

متن کامل

بررسی مواجهه شغلی رانندگان شرکت واحد اتوبوس رانی شهر تهران با صدا

Backgrounds and Objectives: Noise in large cities is considered by the World Health Organization to be the third most hazardous type of pollution. Buses are an interesting object of study in the theme of noise pollution. They are at the same time a source of urban environmental (traffic) noise and occupational noise exposure source for drivers. The object of this study is Occupational noise exp...

متن کامل

LI-BIST: A Low-Cost Self-Test Scheme for SoC Logic Cores and Interconnects∗ KRISHNA SEKAR AND SUJIT DEY

For system-on-chips (SoC) using deep submicron (DSM) technologies, interconnects are becoming critical determinants for performance, reliability and power. Buses and long interconnects being susceptible to crosstalk noise, may lead to functional and timing failures. Existing at-speed interconnect crosstalk test methods propose inserting dedicated interconnect self-test structures in the SoC to ...

متن کامل

LI-BIST: A Low-Cost Self-Test Scheme for SoC Logic Cores and Interconnects

For deep sub-micron system-on-chips (SoC), interconnects are critical determinants of performance, reliability and power. Buses and long interconnects being susceptible to crosstalk noise, may lead to functional and timing failures. Existing at-speed interconnect crosstalk test methods are based on either (i) inserting dedicated interconnect selftest structures (leading to significant area over...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2002