Analog implementation of pulse-coupled neural networks

نویسندگان

  • Yasuhiro Ota
  • Bogdan M. Wilamowski
چکیده

This paper presents a compact architecture for analog CMOS hardware implementation of voltage-mode pulse-coupled neural networks (PCNN's). The hardware implementation methods shows inherent fault tolerance specialties and high speed, which is usually more than an order of magnitude over the software counterpart. A computational style described in this article mimics a biological neural network using pulse-stream signaling and analog summation and multiplication. Pulse-stream encoding technique uses pulse streams to carry information and control analog circuitry, while storing further analog information on the time axis. The main feature of the proposed neuron circuit is that the structure is compact, yet exhibiting all the basic properties of natural biological neurons. Functional and structural forms of neural and synaptic functions are presented along with simulation results. Finally, the proposed design is applied to image processing to demonstrate successful restoration of images and their features.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

CMOS Architecture of Synchronous Pulse-Coupled Neural Network and Its Application to Image Processing

This paper presents a compact architecture for CMOS implementation of a PCNN and its application to image processing. A computational style described in this article mimics a biological neural network using pulsestream signaling and analog summation and multiplication. Pulse-stream encoding technique utilizes pulse streams to carry information and control analog circuitry, while storing further...

متن کامل

Implementation of pulse-coupled neural networks in a CNAPS environment

Pulse coupled neural networks (PCNN's) are biologically inspired algorithms very well suited for image/signal preprocessing. While several analog implementations are proposed we suggest a digital implementation in an existing environment, the connected network of adapted processors system (CNAPS). The reason for this is two fold. First, CNAPS is a commercially available chip which has been used...

متن کامل

A New Weight-Programming Structure and Procedure for Pulse-Coupled Neural Networks

This paper presents a new method for storing and programming digital weights in a hybrid neural network. The network uses pulse-coupled communication between neurons, compatible with typical CMOS processes, and analog multiplication and addition for modeling neural behavior. Programming of individual neurons is done using existing interconnect, eliminating the need for additional inputs or wiri...

متن کامل

Analog implementation for networks of integrate-and-fire neurons with adaptive local connectivity

An analog VLSI implementation for pulse coupled neural networks of leakage free integrate-and-fire neurons is presented. The network can be used for rubust signal processing and image processing taks such as segmentation. Synchronity is achieved by adaptive local connections only. Implementation of both integrateand-fire neurons and adpative weights is developed in detail. The synchronisation c...

متن کامل

CMOS Implementation of a Pulse-Coupled Neuron Cell - Neural Networks, 1996., IEEE International Conference on

ABSTRACT Recent applications of pulse-coupled neural networks have demonstrated the need for a simple pulse-coupled neuron circuit which can easily be implemented in CMOS technology. The proposed cell uses a positive feedback circuit with two capacitors. One capacitor corresponds to the external sodium ion potential, and the other to the internal potassium ion potentid. This cell body circuit i...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:
  • IEEE transactions on neural networks

دوره 10 3  شماره 

صفحات  -

تاریخ انتشار 1999