E. Bonizzoni, A. Pena Perez, F. Maloberti, M. Garcia-‐Andrade: "Third-Order ΣΔ Modulator with 61-dB SNR and 6-MHz Bandwidth Consuming 6 mW"; 34th

نویسندگان

  • Edoardo Bonizzoni
  • Aldo Peña Perez
  • Franco Maloberti
  • Miguel Garcia-Andrade
چکیده

This low-power sigma-delta modulator targets the DVB-H requirements and achieves about 10 bit with 6-MHz signal band and a FoM of 0.59 pJ/conversion. The used scheme is a multi-bit third order modulator that, with suitable topological modification, enables using two op-amps and enjoying a swing reduction at the quantizer input. The area of the circuit, fabricated with a 0.18-μm analog CMOS technology, is 0.32 m. The nominal supply voltage is 1.8 V and the clock frequency is 96 MHz (OSR = 8). Experimental measurements confirm the behavioral study made accounting for the op-amps limitations.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Two op-amps third-order sigma–delta modulator with 61-dB SNDR, 6-MHz bandwidth and 6-mW power consumption

This low-power RD modulator targets the DVBH requirements and achieves about 10 bit with 6-MHz signal band. Suitable topological modifications enable the realization of a third order modulator with two op-amps. Moreover, a technique for swing reduction of the last op-amp strongly reduces the number of comparators in the quantizer. The power reduction techniques limit the consumption to 6.18 mW,...

متن کامل

A two op-amps third-order ΣΔ modulator with complex conjugate NTF zeros

This paper presents a third-order Sigma-Delta modulator that uses only two operational amplifiers. A fully digital solution reduces both amplifiers output swings. This design achieves complex conjugate zeros that allows obtaining a signal-to-noise ratio of about 8 dB better than having all the zeros placed at z = 1. Behavioral level simulations demonstrate the effectiveness of the approach.

متن کامل

Design of a third-order ΣΔ modulator with minimum op-amps output swing

Abstract—This paper presents the design of a third-order Σ∆ modulator targeted for WCDMA applications. The architecture uses two operational amplifiers and distributed fully digital feed-forward paths to minimize the output swing of op-amps. Simulation results show that first and second integrator output swings are reduced by 88% and 75%, respectively. Post-layout simulation results of the modu...

متن کامل

I . Galdi , E . Bonizzoni , P . Malcovati , G . Manganaro , F . Maloberti : " 40 MHz IF 1

A bandpass modulator with two time-interleaved second-order modulators and cross-coupled paths is described. Split zeros around the 40 MHz IF provide a signal band of 1 MHz with 72 dB DR and 65.1 dB peak SNR. The circuit, integrated in a 0.18 m CMOS technology, uses a 60 MHz clock per channel. Experimental results show that the in-band region is not affected by tones caused by mismatches and th...

متن کامل

A low-power third-order ΔΣ modulator using a single operational amplifier

An architecture for low-power Σ∆ modulators suitable for high-resolution portable sensor systems is presented. The circuit uses a single operational amplifier to achieve a thirdorder noise shaping. The two-stage op-amp employs a boosting technique that increases by 5 the slew-rate. The circuit, simulated at the transistor level using a conventional 0.18-μm CMOS technology, obtains a peak SNDR o...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2008