A Novel Digital Calibration Technique for Gain and Offset Mismatch in TIΣΔ ADCs

نویسندگان

  • Ali Beydoun
  • Van-Tam Nguyen
  • Patrick Loumeau
چکیده

Time interleaved sigma-delta (TIΣΔ) architecture is a potential candidate for high bandwidth analog to digital converters (ADC) which remains a bottleneck for software and cognitive radio receivers. However, the performance of the TIΣΔ architecture is limited by the unavoidable gain and offset mismatches resulting from the manufacturing process. This paper presents a novel digital calibration method to compensate the gain and offset mismatch effect. The proposed method takes advantage of the reconstruction digital signal processing on each channel and requires only few logic components for implementation. The run time calibration is estimated to 10 and 15 clock cycles for offset cancellation and gain mismatch calibration respectively. Keywords—sigma-delta, calibration, gain and offset mismatches, analog-to-digital conversion, time-interleaving.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Scalable Mismatch Correction for Time-interleaved Analog-to-Digital Converters in OFDM Reception1

Realization of all-digital baseband receiver processing for multi-Gigabit communication requires analog-to-digital converters (ADCs) of sufficient rate and output resolution. A promising architecture for this purpose is the time-interleaved ADC (TI-ADC), in which L “sub-ADCs” are employed in parallel. However, the gain, timing and voltage-offset mismatches between the sub-ADCs, if left uncompen...

متن کامل

Compensating Frequency Response Mismatches in Time Interleaved Analog to Digital Converters

Time interleaving of multiple analog-todigital converters by multiplexing the outputs of (for example) a pair of converters at a doubled sampling rate is by now a mature concept—first introduced by Black and Hodges in 1980. Time interleaving of ADCs offers a conceptually simple method for multiplying the sample rate of existing high-performing ADCs. Time-interleaved analog-to-digital converters...

متن کامل

International journal of advanced scientific and technical research Issue 4 volume 1, January-February 2014 Available online on http://www.rspublication.com/ijst/index.html ISSN 2249-9954

Here in this paper we are presenting a digital system background technique for correcting the time, offset, error rate and gain mismatches in a time-interleaved analog-to-digital converter (ADC) system for N-channel communication using 8-bit ADC0808 IC’s. A time-interleaved A–D converter (ADC) system is an effective way to implement a high-sampling-rate ADC with relatively slow circuits. This p...

متن کامل

Isscc 93 / Session 4 / Data Comversion / Paper Wp 4.2 Wp 4.2: a 15b 1mds Digitally Self-calibrated Pipeline Adc'

Unlike analog calibration, digital calibration alone does not correct or create analog decision levels. Therefore, the uncalibrated ADC must provide decision levels spaced no greater than lLSB at the intended resolution. In lb/stage pipeline ADCs with nominal gain of 2, missing decision levels result when the input of any stage exceeds full scale due to capacitor mismatch, capacitor non-lineari...

متن کامل

A Novel Iterative Structure for Online Calibration of $M$-channel Time-Interleaved ADCs

This paper proposes a computationally efficient calibration structure for online estimation and compensation of offset, gain and frequency response mismatches in M-channel time-interleaved (TI) analog-to-digital converters (ADCs). The basic idea of the proposed approach is to reserve some sampling instants for estimating and tracking the mismatch parameters of sub-ADCs with reference to a known...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2010