Determining Schedules for Reducing Power Consumption Using Multiple Supply Voltages

نویسندگان

  • Noureddine Chabini
  • El Mostapha Aboulhamid
  • Yvon Savaria
چکیده

Dynamic power is the main source of power consumption in CMOS circuits. It depends on the square of the supply voltage. It may significantly be reduced by scaling down the supply voltage of some computational elements in the circuit, with the penalty of an increase of their execution delay. To reduce the dynamic power consumption, without degrading the performance determined assuming that the circuit operates at the highest available supply voltage, the supply voltage of computational elements off critical paths can be scaled down. Defined here as MinP dyn , the problem of minimizing the dynamic power consumption, under performance constraints, by scaling down the supply voltage of computational elements on non-critical paths is NP-hard in general. Solving MinP dyn for multi-phase clocked sequential circuits may allow to reduce their power consumption and the required number of registers. Reducing the number of registers also allows to reduce the power consumption, the number of control signals, and the area of the circuit. In this paper, we focus on devising methods to efficiently solve MinP dyn for designs modeled as cyclic or acyclic graphs. More precisely, once the circuit is optimized for timing constraints, then we look for schedules that allow the computational elements of the circuit to operate at the lowest possible supply voltage. We present an integer linear programming formulation for that problem, which we use to devise a polynomial time solvable method and an exact algorithm based on a branch-and-bound technique. Experimental results confirm the effectiveness of the method and power reduction factors as high as 53,84% were obtained. Also, they show that the exact algorithm produces optimal results in a small number of tries, which is due to the rules used to prune useless solutions.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Low-Power Field-Programmable VLSI Using Multiple Supply Voltages

A low-power field-programmable VLSI (FPVLSI) is presented to overcome the problem of large power consumption in fieldprogrammable gate arrays (FPGAs). To reduce power consumption in routing networks, the FPVLSI consists of cells that are based on a bit-serial pipeline architecture which reduces routing block complexity. Moreover, a level-converter-less multiple-supply-voltage scheme using dynam...

متن کامل

Design of Low Power & High Performance

Clock distribution networks consume a major portion of the power of a chip . Continuous Scaling of VLSI Technology i.e Channel length ,Supply has lead to integration of millions of transistors on a single chip operating at very high clock frequencies. Besides area and performance, the modern VLSI designs aim at low-power consumption due to limited battery lifetime. Most voltage scaling techniqu...

متن کامل

Low Power High Performance Baud Rate Generator using MTCMOS Voltage Interface Circuits

Multiple supply voltages (multi-VDD) is an effective technique for reducing the power consumption without compromising speed in an integrated circuit(IC). Different blocks of the design may be operated with different supply voltages. To transfer signals among the circuits operating at different voltage levels different level conversion circuits are required. Two types of Voltage Interface Circu...

متن کامل

ILP and Iterative LP Solutions for Peak and Average Power Optimization in HLS

In this paper, we tackle the problem of peak and average power optimization in high-level synthesis. Because of the quadratic relationship of supply-voltage to the dynamic power consumption, voltage scaling is considered as the most efficient technique for reducing power consumptions in CMOS circuits. We present an MILP formulation for the scheduling problem using multiple supply-voltages in or...

متن کامل

Sources of Power Dissipation in Cmos Circuits

The study of the power dissipation sources of CMOS circuits is presented. Specifically, the main principles of dynamic, short-circuit, static, and leakage power dissipation are illustrated together with the low power strategies for reducing each power component. Furthermore, we enlighten to some innovative techniques of power reduction, which are based on multiple supply voltages and multiple t...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2001