Test Scheduling of BISTed Memory Cores for SOC

نویسندگان

  • Chih-Wea Wang
  • Jing-Reng Huang
  • Yen-Fu Lin
  • Kuo-Liang Cheng
  • Chih-Tsun Huang
  • Cheng-Wen Wu
  • Youn-Long Lin
چکیده

The test scheduling of memory cores can significantly affect the test time and power of system chips. We propose a test scheduling algorithm for BISTed memory cores to minimize the overall testing time under the test power constraint. The proposed algorithm combines several approaches for a near-optimal result, based on the properties of BISTed memory cores. By proper partitioning, an analytic exhaustive search finds optimal results for large memory cores, while a heuristic ordering with simulated annealing further handles a large amount of smaller memory cores. On the average, the results are within 1% difference of the optimal solution for the cases of 200 memory cores.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

On Generating High Quality Tests for Transition Faults

ATS 2002 Integrated Test Scheduling, Test Parallelization and TAM Design Erik Larsson, Klas Arvidsson, Hideo Fujiwara and Zebo Peng On Generating High Quality Tests for Transition Faults Yun Shao, Irith Pomeranz and Sudhakar M. Reddy A Scheduling Method in High-Level Synthesis for Acyclic Partial Scan Design Tomoo Inoue, Tomokazu Miura, Akio Tamura, and Hideo Fujiwara Test Scheduling and Test A...

متن کامل

BISTed cores and Test Time Minimization in NOC-based Systems∗

This work discusses the role of BISTed cores in the test time reduction of NoC-based systems. A previously proposed technique that reuses network-on-chip for test purposes is used to define the optimum number of BISTed cores in the system, considering test time minimization and power consumption requirements. Experimental results show that not all of the embedded cores must have a self-containe...

متن کامل

A Testability-Driven Optimizer and Wrapper Generator for Embedded Memories

Memory cores (especially SRAM cores) used on a system chip usually come from a memory compiler. Commercial memory compilers have their limitation— a large memory may need to be implemented with multiple small memories, if generated by memory compilers. In this paper we introduce a testability-driven memory optimizer and wrapper generator that generates BISTed embedded memories by using a commer...

متن کامل

A Flexible Logic BIST Scheme and Its Application to SoC Designs

Built-In Self-Test for logic circuits or logic BIST is gaining popularity as an effective solution for the test cost, test quality, and test reuse problems. Logic BIST implements most of ATE functions on chip so that the test cost can be reduced through less test time, less tester memory requirement, or even a cheaper tester. Logic BIST applies a large number of test patterns so that more defec...

متن کامل

Test Generation and Scheduling for a Hybrid BIST Considering Test Time and Power Constraint

This paper presents a novel approach for test generation and test scheduling for multi-clock domain SoCs. A concurrent hybrid BIST architecture is proposed for testing cores. Furthermore, a heuristic for selecting cores to be tested concurrently and order of applying test patterns is proposed. Experimental results show that the proposed heuristics give us an optimized method for multi clock dom...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2002