Column-Parallel Vision Chip Architecture for High-Resolution Line-of-Sight Detection Including Saccade
نویسندگان
چکیده
Although the line-of-sight (LoS) is expected to be useful as input methodology for computer systems, the application area of the conventional LoS detection system composed of video camera and image processor is restricted in the specialized area, such as academic research, due to its large size and high cost. There is a rapid eye motion, so called ‘saccade’ in our eye motion, which is expected to be useful for various applications. Because of the saccade’s very high speed, it is impossible to track the saccade without using high speed camera. The authors have been proposing the high speed vision chip for LoS detection including saccade based on the pixel parallel processing architecture, however, its resolution is very low for the large size of its pixel. In this paper, we propose and discuss an architecture of the vision chip for LoS detection including saccade based on column-parallel processing manner for increasing the resolution with keeping high processing speed. key words: line-of-sight (LoS), saccade, vision chip, column-parallel processing
منابع مشابه
Vision Chip Architecture for Detecting Line of Sight Including Saccade
Rapid eye motion, or so called saccade, is a very quick eye motion which always occurs regardless of our intention. Although the line of sight (LOS) with saccade tracking is expected to be used for a new type of computer-human interface, it is impossible to track it using the conventional video camera, because of its speed which is often up to 600 degrees per second. Vision Chip is an intellige...
متن کاملParallel Hough Transform-Based Straight Line Detection and Its FPGA Implementation in Embedded Vision
Hough Transform has been widely used for straight line detection in low-definition and still images, but it suffers from execution time and resource requirements. Field Programmable Gate Arrays (FPGA) provide a competitive alternative for hardware acceleration to reap tremendous computing performance. In this paper, we propose a novel parallel Hough Transform (PHT) and FPGA architecture-associa...
متن کاملVision Chip Architecture for Simultaneous Output of Multi-Target Positions
In this paper, we describe new vision chip architecture, which enables simultaneous output of multi-target positions. This architecture selects targets that don’t overlap at each other in the direction of the column and extracts the target positions simultaneously. Thanks to this simultaneous output, the vision chip based on the architecture can obtain many target positions at high-speed. On th...
متن کاملA Bioinspired Vision Chip Architecture for Collision Detection in Automotive Applications
This paper describes the architecture and retino-topic unit of a bio-inspired vision chip intended for automotive applications. The chip contains an array of sensors which are able to capture high dynamic range (HDR) images, with a programmable compressive characteristic. The chip also incorporates a mechanism for adaptation of the global exposition time to the average illumination conditions. ...
متن کاملHeterogeneous vision chip and LBP-based algorithm for high-speed tracking
ELECT A local binary pattern (LBP)-based tracking algorithm and a novel heterogeneous vision chip architecture that implements the algorithm in high speed are proposed. The algorithm is more robust than previously reported high-speed tracking algorithms. The proposed vision chip architecture adopts multiple levels of parallel processors to execute the algorithm in pixel-parallel and patch-paral...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
- IEICE Transactions
دوره 90-C شماره
صفحات -
تاریخ انتشار 2007