Aliasing probability calculations in nonlinear compactors

نویسنده

  • Christoforos N. Hadjicostis
چکیده

This paper discusses a systematic methodology for calculating the aliasing probability when an arbitrary finite-state machine is used to compact the response of a combinational circuit to a sequence of randomly generated test input vectors. The proposed approach is general and is based on simultaneously tracking the states of two (fictitious) compactors, one driven by the response of the fault-free combinational circuit and the other one driven by the response of the faulty combinational circuit. By deriving the overall Markov chain that describes the combined behavior of these two compactors, we are able to calculate the exact aliasing probability based on its stationary distribution and to demonstrate regimes over which nonlinear compactors may be preferable over linear compactors.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Synthesis of Zero-Aliasing Elementary-Tree Space Compactors

A new method is presented for designing space compactors for either deterministic testing or pseudorandom testing. A tree of elementary gates (AND, OR, NAND, NOR) is used to combine the outputs of the circuit-under-test (CUT) in a way that zero-aliasing is guaranteed with no modification of the CUT. The elementary-tree is synthesized by adding one gate at a time without introducing redundancy. ...

متن کامل

Aliasing-Free Compaction in Testing Cores-Based System-on-Chip (SoC) using Compatibility of Response Data outputs

The realization of space-efficient support hardware for built-in self-testing (BIST) is of great importance in the design and manufacture of VLSI circuits. Novel approaches to designing aliasing-free space compaction hardware were recently proposed in the context of testing coresbased system-on-chip (SOC) for single stuck-line faults, extending the well-known concepts of conventional switching ...

متن کامل

2 00 4 The aliasing problem in lattice field theory

The intrinsically nonlinear nature of quantum field theory provides a fundamental complication for lattice calculations, when the physical implications of the subtleties of Fourier theory are taken into account. Even though the fundamental fields are constrained to the first Brillouin zone, Fourier theory tells us that the high-momentum components of products of these fields “bleed into” neighb...

متن کامل

The aliasing problem in lattice field theory

The intrinsically nonlinear nature of quantum field theory provides a fundamental complication for lattice calculations, when the physical implications of the subtleties of Fourier theory are taken into account. Even though the fundamental fields are constrained to the first Brillouin zone, Fourier theory tells us that the high-momentum components of products of these fields “bleed into” neighb...

متن کامل

Aliasing Probability Calculations in Testing Sequential Circuits

This paper focuses on testing sequential circuits using a simple form of signature analysis as a compaction technique. More specifically, the paper describes a systematic methodology for calculating the probability of aliasing when a randomly generated test input vector sequence is applied to a given finite state machine (FSM) and the final FSM output is used to verify the functionality of the ...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2003