All-Copper Chip-to-Substrate Interconnects Part II. Modeling and Design
نویسندگان
چکیده
A fabrication technique involving electroand electroless copper deposition was used to produce all-copper chip-to-substrate interconnects. This process electrolessly joins copper pillars, followed by annealing at 180°C. The process is tolerant to in-plane and through-plane misalignment and height variations. The mechanical compliance and electrical performance of copper-pillar chip-to-substrate interconnects is modeled in this paper. The elastic, thermomechanical behavior and electrical performance of the chip-to-substrate interconnects are related to the geometric parameters of the pillars pitch, diameter, and aspect ratio and physical properties of the interconnects yield stress, coefficient of thermal expansion, Young’s modulus, Poisson’s ratio, and electrical conductivity . The optimum pillar design is a trade-off between the mechanical compliance of the copper pillars and parasitic electrical effects. Copper pillars with a diameter of 48–100 m and height of 508–657 m are mechanically compliant and have parasitic inductance and capacitance less than 300 pH and 8.8 fF, respectively. A polymer collar improves the design space to 38–100 m diameter and height from 441 to 617 m. © 2008 The Electrochemical Society. DOI: 10.1149/1.2839014 All rights reserved.
منابع مشابه
Technology and Reliability Constrained Future Copper Interconnects—Part II: Performance Implications
This work extends the realistic resistance modeling of on-chip copper interconnects to assess its impact on key interconnect performance metrics. As quantified in Part I of this work, the effective resistivity of copper is not only significantly larger than its ideal, bulk value but also highly dependent on technology and reliability constraints. Performance is quantified under various technolo...
متن کاملCAD-Oriented Equivalent-Circuit Modeling of On-Chip Interconnects on Lossy Silicon Substrate
A new, comprehensive CAD-oriented modeling methodology for single and coupled interconnects on an Si–SiO2 substrate is presented. The modeling technique uses a modified quasi-static spectral domain electromagnetic analysis which takes into account the skin effect in the semiconducting substrate. equivalent-circuit models with only ideal lumped elements, representing the broadband characteristic...
متن کاملTrends in Emerging On-Chip Interconnect Technologies
In deep submicron (DSM) VLSI technologies, it is becoming increasingly harder for a copper based electrical interconnect fabric to satisfy the multiple design requirements of delay, power, bandwidth, and delay uncertainty. This is because electrical interconnects are becoming increasingly susceptible to parasitic resistance and capacitance with shrinking process technology and rising clock freq...
متن کاملHigh Frequency Characterization and Modeling of VLSI On-Chip Interconnects
| Modeling of on-chip inductance for chips with realistic power/ground wires and grids is presented. Analytical formulae as well as eld solvers are used to analyze inductance of on-chip structures including power/ground grids, ground plane and substrate e ects. Insights and design guidelines to reduce wire inductance are demonstrated. An accurate capacitance modeling approach is also presented.
متن کاملModeling and Characterization of On-Chip Inductance for High Speed VLSI Design
Ever increasing circuit density, operating speed, faster on-chip rise times, use of low resistance Copper (Cu) interconnects, and longer wire lengths due to high level of integration in VLSI chip designs, have necessitated the need for modeling of wire inductive (L) effects which were ignored in the past. In this paper we will review different approaches of modeling the on-chip wire inductance,...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 2008