A 10-bit Charge-Redistribution ADC Consuming 1.9 μ W at 1 MS/s
نویسندگان
چکیده
This paper presents a 10 bit successive approximation ADC in 65 nm CMOS that benefits from technology scaling. It meets extremely low power requirements by using a charge-redistribution DAC that uses step-wise charging, a dynamic two-stage comparator and a delay-line-based controller. The ADC requires no external reference current and uses only one external supply voltage of 1.0 V to 1.3 V. Its supply current is proportional to the sample rate (only dynamic power consumption). The ADC uses a chip area of approximately m . At a sample rate of 1 MS/s and a supply voltage of 1.0 V, the 10 bit ADC consumes 1.9 W and achieves an energy efficiency of 4.4 fJ/conversion-step.
منابع مشابه
A 5b 12.9 µW charge-redistribution phase domain ADC for low power FSK/PSK demodulation
This paper presents a 5 bit charge-redistribution phase domain ADC (PhADC) implemented in 0.18 μm CMOS technology for low power FSK/PSK demodulation. An IQ-assisted conversion algorithm is proposed to avoid the need for an accurate linear combination of in-phase (I) and quadrature (Q) signals with various scaling factors in a conventional zerocrossing algorithm, thus eliminating the power consu...
متن کاملA 0.027-mm2 Self-Calibrating Successive Approximation ADC Core in 0.18-µm CMOS
We present a 10-bit 1-MS/s successive approximation analog-to-digital converter core including a charge redistribution digitalto-analog converter and a comparator. A new linearity calibration technique enables use of a nearly minimum capacitor limited by kT/C noise. The ADC core without digital control blocks has been fabricated in a 0.18μm CMOS process and consumes 118 μW at 1.8 V power supply...
متن کاملA 12 bit 76MS/s SAR ADC with a Capacitor Merged Technique in 0.18µm CMOS Technology
A new high-resolution and high-speed fully differential Successive Approximation Register (SAR) Analog to Digital Converter (ADC) based on Capacitor Merged Technique is presented in this paper. The main purposes of the proposed idea are to achieve high-resolution and high-speed SAR ADC simultaneously as well. It is noteworthy that, exerting the suggested method the total capacitance and the rat...
متن کاملAnalysis and Experimental Results of Interior DAC of SAR ADC using Cadence
Abstract: This paper focuses on analysis and experimental results of 6-bit charge-redistribution DAC and 6-bit charge-redistribution DAC using split array configuration. These DAC configurations are designed and simulated using GPDK 180nm CMOS technology. DAC is an important component within the SAR ADC. The charge redistribution DAC in a Split capacitor configuration has a total capacitance wh...
متن کاملA 20MS/s 5.6 mW 6b Asynchronous ADC in 0.6µm CMOS
The design of an N -comparator based asynchronous Successive Approximation Analog-to-Digital Converter (SAR ADC) is described (with N = 6) working at 20 MS/s and consuming only 5.6 mW for low power high speed applications like communication systems. Resetting the comparators in each conversion cycle is avoided (reducing power consumption compared to [1]) and only N latches are used overall (inc...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
- J. Solid-State Circuits
دوره 45 شماره
صفحات -
تاریخ انتشار 2010