Clock-Routing Driven Layout Methodology for Semi-Synchronous Circuit Design

نویسندگان

  • Atsushi TAKAHASHI
  • Wataru TAKAHASHI
  • Yoji KAJITANI
چکیده

The most expensive part in modern VLSIs is the clockdistribution network where the clock is assumed to be distributed periodically and simultaneously. While, in the semi-synchronous system, the clock is assumed to be distributed periodically, but not necessarily simultaneously. In this framework, we propose a new design methodology which maximizes the performance of a circuit subject to the minimum cost clock-distribution network. The clock-delay map is calculated in advance and then the circuit placement procedure maximizes the performance according to it. This methodology reduces the clock-distribution cost signi cantly. The experiments show that the performance of a circuit obtained by our methodology is comparable with that of the complete-synchronous circuit in most cases.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Schedule-Clock-Tree Routing for Semi-Synchronous Circuits∗∗

It is known that the clock-period can be shorter than the maximum of signal-delays between registers if the clock arrival time to each register is properly scheduled. The algorithm to design an optimal clock-schedule was given. In this paper, we propose a clock-tree routing algorithm that realizes a given clock-schedule using the Elmore-delay model. Following the deferred-merge-embedding (DME) ...

متن کامل

Clock Distribution Networks in Synchronous Digital Integrated Circuits

Clock distribution networks synchronize the flow of data signals among synchronous data paths. The design of these networks can dramatically affect system-wide performance and reliability. A theoretical background of clock skew is provided in order to better understand how clock distribution networks interact with data paths. Minimum and maximum timing constraints are developed from the relativ...

متن کامل

Electrical and Electronics 269 Nano - scale VLSI Clock Routing Module based on Useful - Skew Tree Algorithm

Clock routing is critical in nano-scale VLSI circuit design. Clock routing needs to be precise to minimize circuit delay. Clock signals are strongly affected by technology scaling, the long global interconnect lines become highly resistive as line dimensions are decreased. The control of clock skew can also severely limit the maximum performance of the entire system and create catastrophic race...

متن کامل

Combinatorial Aspects of Lower Power Clock Layout Synthesis in VLSI Synchronous Circuits

In a synchronous VLSI design, carrying the heaviest load and switching at high frequency , clock distribution is a major source of power dissipation. Also, circuit speed and chip area have been an important consideration and the delay on the longest path (phase delay) through combinational logic, and the maximum skew among the synchronizing components should be minimized. There have been active...

متن کامل

An automatic clock tree design system for high-speed VLSI designs: planar clock routing with the treatment of obstacles

1. Introduction: As digital Integrated Circuits (ICs) are driven at higher and higher clock frequencies, the need for a better clock net routing scheme has become essential. For complex ASICs (or VLSI), circuit designers ensure proper timing by carefully planning and implementing the distribution of clocks throughout the circuit. This part of the design process is critical because poor clock di...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 1997