Divided Backend Duplication Methodology for Balanced Dual Rail Routing
نویسندگان
چکیده
Dual Rail Precharge circuits offer an effective way to address Differential Power Analysis Attacks, provided routing of differential signals is fully balanced. Fat Wire [1] and Backend Duplication [2] methods address this problem. However they do not consider the effect of coupling capacitance on adjacent differential signals. In this paper we propose a new method, Divided Backend Duplication, which is based on Divided Wave Dynamic Differential Logic [3] and Backend Duplication [2], that effectively addresses balanced routing problem of Dual Rail Precharge circuits. Experimental results on an AES test circuit in 130nm technology show improvements in achieving a balanced dual rail design. Further our method can also be successfully applied to FPGAs. Results from an sbox test circuit implementation on a Xilinx FPGA are presented.
منابع مشابه
A Dual Rail Circuit Technique to Tolerate Routing Imbalances
Dual Rail Precharge (DRP) circuits, which are theoretically secure against differential power analysis attacks, suffer from an implementation problem: balancing routing capacitance of differential signals. To solve this, four proposals have been put forward: DWDDL [18], FatWire [19], Backend Duplication [4] and Three Phase Dual Rail [2]. Of these, three of them (DWDDL, FatWire, Backend Duplicat...
متن کاملThe “Backend Duplication” Method A Leakage-Proof Place-and-Route Strategy for ASICs
Several types of logic gates suitable for leakage-proof computations have been put forward [1–4]. This paper describes a method, called “backend duplication” to assemble secured gates into leakage-proof cryptoprocessors. To the authors’ knowledge, this article is the first CADoriented publication to address all the aspects involved in the backend design of secured hardware. The “backend duplica...
متن کاملSecurity Evaluation of a Balanced Quasi-Delay Insensitive Library (SecLib)
This article presents a library of cells enabling the realization of constant-power cryptoprocessors, natively protected against side-channel attacks. The proposed methodology uses a full-custom balanced quasi-delay insensitive (QDI) cell library, called “SecLib”. It is suitable for a shielded routing method derived from the “backend duplication”, using legacy CAD tools for the backend steps. T...
متن کاملSophisticated security verification on routing repaired balanced cell-based dual-rail logic against side channel analysis
Conventional dual-rail precharge logic suffers from difficult implementations of dual-rail structure for obtaining strict compensation between the counterpart rails. As a light-weight and high-speed dual-rail style, balanced cell-based dual-rail logic (BCDL) uses synchronised compound gates with global precharge signal to provide high resistance against differential power or electromagnetic ana...
متن کاملPhysical Design of FPGA Interconnect to Prevent Information Leakage
In this article we discuss dual/multi-rail routing techniques in an island style FPGA for robustness against side-channel attacks. We present a technique to achieve dual-rail routing balanced in both timing and power consumption with the traditional subset switchbox. Secondly, we propose two switchboxes (namely: Twist-on-Turn & Twist-Always) to route every dual/multi-rail signal in twisted pair...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 2008