A constructive method for data path area estimation during high-level VLSI synthesis

نویسندگان

  • Natesan Venkateswaran
  • Anurag Gupta
  • Srinivas Katkoori
  • Dinesh Bhatia
  • Ranga Vemuri
چکیده

| In this paper we present a fast and computationally e cient deterministic method for estimating the area of a Register Transfer Level datapath obtained during high level VLSI synthesis. The estimation makes use of a RT level netlist along with a pre-synthesized library of RT level components. The layout area is estimated using a quadratic programming based framework to get a quick module allocation and generating a topological oorplan which is then followed by heuristic algorithms for mapping RTL modules and their interconnections on a standard cell based layout design style. Experiments on a suite of benchmark examples show promising results with reliable accuracy.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

An efficient CAD tool for High-Level Synthesis of VLSI digital transformers

Digital transformers are considered as one of the digital circuits being widely used in signal and data processing systems, audio and video processing, medical signal processing as well as telecommunication systems. Transforms such as Discrete Cosine Transform (DCT), Discrete Wavelet Transform (DWT) and Fast Fourier Transform (FFT) are among the ones being commonly used in this area. As an illu...

متن کامل

Rapid estimation for parameterized components in high-level synthesis

An important beneet of high-level synthesis is rapid design space exploration through examination of diierent design alternatives. However, such design space exploration is not feasible without fast and accurate area and delay estimates of the synthesized designs. These estimates must factor in physical design eeects and technology-speciic information in order to achieve accuracy. High-level sy...

متن کامل

GABIND: a GA approach to allocation and binding for the high-level synthesis of data paths

We present here a technique for allocation and binding for data path synthesis (DPS) using a Genetic Algorithm (GA) approach. This GA uses an unconventional crossover mechanism relying on a force directed data path binding completion algorithm. The data path is synthesized using some supplied design parameters. A bus-based interconnection scheme, use of multi-port memories, and provision for mu...

متن کامل

An Asynchronous Scan Path Concept for Micropipelines using the Bundled Data Convention

Abstract: macros that can be embedded into synchronous circuitry was This paper presents a Scan path design to ease the controllability presented in [89LeenS]. To test the asynchronous modules a and observability of Self-timed logic. The Scan path registers synchronous scan test is presented there. In contradiction, the operate in asynchronous mode during operation and test. asynchronous machin...

متن کامل

A new approach to built-in self-testable datapath synthesis based on integer linear programming

The focus of high-level built-in self-test (BIST) synthesis is register assignment, which involves system register assignment, BIST register assignment, and interconnection assignment. To reduce the complexity involved in the assignment process, existing high-level BIST synthesis methods decouple the three tasks and perform the tasks sequentially at the cost of global optimality. They also try ...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 1997