Electronics and Sensor Study with the OKI SOI process

نویسنده

  • Yasuo Arai
چکیده

While the SOI (Silicon-On-Insulator) device concept is very old, commercialization of the technology is relatively new and growing rapidly in high-speed processor and lowpower applications. Furthermore, features such as latch-up immunity, radiation hardness and high-temperature operation are very attractive in high energy and space applications. Once high-quality bonded SOI wafers became available in the late 90s, it opened up the possibility to get two different kinds of Si on a single wafer. This makes it possible to realize an ideal pixel detector; pairing a fully-depleted radiation sensor with CMOS circuitry in an industrial technology. In 2005 we started Si pixel R&D with OKI Electric Ind. Co., Ltd. which is the first market supplier of Fully-Depleted SOI products. We have developed processes for p+/n+ implants to the substrate and for making connections between the implants and circuits in the OKI 0.15μm FD-SOI CMOS process. We have preformed two Multi Project Wafer (MPW) runs using this SOI process. We hosted the second MPW run and invited foreign universities and laboratories to join this MPW run in addition to Japanese universities and laboratories. Features of these SOI devices and experiences with SOI pixel development are presented.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Monolithic Pixel Sensors in Deep-Submicron SOI Technology with Analog and Digital Pixels

This paper presents the design and test results of a prototype monolithic pixel sensor manufactured in deep-submicron fullydepleted Silicon-On-Insulator (SOI) CMOS technology. In the SOI technology, a thin layer of integrated electronics is insulated from a (high-resistivity) silicon substrate by a buried oxide. Vias etched through the oxide allow to contact the substrate from the electronics l...

متن کامل

A Monolithic Pixel Sensor in 0.15 μm Fully Depleted SOI Technology

This letter presents the design of a monolithic pixel sensor with 10×10 μm pixels in OKI 0.15 μm fully depleted SOI technology and first results of its characterisation. The response of the chip to charged particles has been studied on the 1.35 GeV e− beam at the LBNL ALS.

متن کامل

Evaluation of Monolithic Silicon-On-Insulator Pixel Devices Thinned to 100 m

Abstract– We are developing monolithic pixel devices utilizing a 0.2 μm Fully Depleted Silicon-on-Insulator (FD-SOI) process technology provided by OKI Semiconductor. We have investigated thinning the devices to 100 μm. Thinning enhances the feature of monolithic SOI sensors in views of minimizing the overall material and realizing full depleted devices. The latter is necessary for backside il...

متن کامل

Radiation effects in silicon-on-insulator transistors with back-gate control method fabricated with OKI Semiconductor 0.20μm FD-SOI technology

Bonded silicon-on-insulator (SOI) wafers have the capability of realizing monolithic pixel devices, where the silicon resistivity is optimized separately for the electronics and detector parts. Using UNIBOND wafers, we are developing monolithic pixel devices fabricated with OKI Semiconductor 0.20 mm FD-SOI technology. A set of PMOS and NMOS transistors were irradiated with protons in order to i...

متن کامل

Development of Cryogenic Readout Electronics for Far-Infrared Astronomical Focal Plane Array

We have been developing low power cryogenic readout electronics for space borne large format far-infrared image sensors. As the circuit elements, a fully-depleted-silicon-on-insulator (FD-SOI) CMOS process was adopted because they keep good static performance even at 4.2 K where where various anomalous behaviors are seen for other types of CMOS transistors. We have designed and fabricated sever...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2007