Area-efficient high speed decoding schemes for turbo/MAP decoders

نویسندگان

  • Zhongfeng Wang
  • Zhipei Chi
  • Keshab K. Parhi
چکیده

Turbo decoders inherently have a large latency and low throughput due to iterative decoding. To increase the throughput and reduce the latency, high speed decoding schemes have to be employed. In this paper, following a discussion on basic parallel decoding architectures, two types of area-efficient parallel decoding schemes are proposed. Detailed comparison on storage requirement, number of computation units and the overall decoding latency is provided for various decoding schemes with different levels of parallelism. Hybrid parallel decoding schemes are proposed as an attractive solution for very high level parallelism implementations. Simulation results demonstrate that the proposed area-efficient parallel decoding schemes introduce no performance degradation in general. The application of the pipeline-interleaving technique to parallel Turbo decoding architectures is presented at the end.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Area-Efficient and High Speed ML MAP Processor Design Using DB/SB Decoding Technique

In communication systems, specifically wireless mobile communication applications, Size and Speed are dominant factors while meeting the performance requirements. Turbo codes play an important role in such practical applications due to their better error-correcting capability. In Turbo decoders, Maximum A Posterior probability (MAP) algorithm has been widely used for its optimum error correctin...

متن کامل

On a turbo decoder design for low power dissipation

(Abstract) A new coding scheme called "turbo coding" has generated tremendous interest in channel coding of digital communication systems due to its high error correcting capability. Two key innovations in turbo coding are parallel concatenated encoding and iterative decoding. A soft-in soft-out component decoder can be implemented using the maximum a posteriori (MAP) or the maximum likelihood ...

متن کامل

Configurable and Scalable Turbo Decoder for 4G Wireless Receivers

The increasing requirements of high data rates and quality of service (QoS) in fourth-generation (4G) wireless communication require the implementation of practical capacity approaching codes. In this chapter, the application of Turbo coding schemes that have recently been adopted in the IEEE 802.16e WiMax standard and 3GPP Long Term Evolution (LTE) standard are reviewed. In order to process se...

متن کامل

Enabling high-speed turbo-decoding through concurrent interleaving

Turbo-Codes are among the most advanced channel coding schemes and are already part of the 3rd Generation Wireless Communication standards. Future applications, however, will have a demand for higher throughput than the currently targeted 2Mbit/s, leading to a need for highly parallelized architectures for Turbo-Decoding. Those where until now nearly infeasible because the component decoders ar...

متن کامل

Area Efficient Low Complexity Qpp Interleaver

An Interleaver is a hardware device commonly used in conjunction with error correcting codes to counteract the effect of burst errors. In this project an efficient LTE advanced QPP interleaver is implemented, which can find the interleaved address as per specified standard. It is implemented by using the properties of Quadratic Permutation Polynomial, so the area can be reduced. The QPP interle...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2001