Error control coding in software radios: an FPGA approach
نویسندگان
چکیده
Among the various tasks performed by software radios is the reconfigurability of the error control coding algorithm to match the requirement of the radio personality. In the digital radio processor, proper assignment of tasks between DSPs and FPGAs provides performance improvements over the use of DSPs alone. The error control coding functions are a good candidate to reside on the FPGA side of this functional partition. Unfortunately, good VLSI designs for codes using BCH or Reed-Solomon codes do not map well to FPGAs. Good FPGA designs must parallelize at every opportunity, minimize timing delays through intelligent floor planning, and use each logic block to its fullest. We demonstrate the merits of these concepts by comparing the performance of popular designs of finite field multipliers ∗The United States Air Force has approved this article for public release. Distribution A: Unlimited Distribution
منابع مشابه
Synchronization in Software Radios-Carrier and Timing Recovery Using FPGAs
Software defined radios ( S D R ) are highly configurable hardware platforms that provide the technology for realizing the rapidly expanding third (and future) generation digital wireless communication infrastructure. Many sophisticated signal processing tasks are performed in a SDR, including advanced compression algorithms, power control, channel estimation, equalization, forward error contro...
متن کاملImplementation of FPGA Signal Processing In Software Defined Radios
FPGA based signal processors are employed in a diverse range of signal processing applications for reasons of performance, economics, flexibility and power consumption. Software defined radios (SDR) are highly configurable hardware platforms that provide the technology for realizing the rapidly expanding futuregeneration digital wire less communication infrastructure. Many sophisticated signal ...
متن کاملDynamic Cognitive Radios on the Xilinx Zynq Hybrid FPGA
Cognitive radios require an intelligent MAC layer coupled with a flexible PHY layer. Most implementations use software defined radio platforms where the MAC and PHY are both implemented in software, but this can result in long processing latency, and makes advanced baseband processing unattainable. While FPGA based SDR platforms do existed, they are difficult to use, requiring significant engin...
متن کاملMaximum likelihood carrier phase synchronization in FPGA-based software defined radios
Digital signal processing techniques are applied to maximum likelihood carrier phase synchronization for QPSK and QAM in an all-digital sampled data receiver. To achieve the flexibility required by modern Software Defined Radios (SDR’s), this task must either be performed in a DSP processor (reconfigurable software) or in an FPGA (reconfigurable hardware). This paper describes the design proces...
متن کاملTowards a reconfigurable hardware architecture for implementing a LDPC module suitable for software radio systems
Forward Error Correction is a key piece in modern digital communications. When a signal is transmitted over a noisy channel, multiple errors are generated. FEC techniques are directed towards the recovery of such errors. In last years, LDPC (Low Density Parity Check) codes have attracted attention of researchers because of their excellent error correction capabilities, but for actual radios hig...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
- IEEE Personal Commun.
دوره 6 شماره
صفحات -
تاریخ انتشار 1999