Estimation of Crosstalk Noise for 2 RC and RLC Interconnects in Deep Submicron VLSI Circuits

نویسندگان

  • Md. Maniruzzaman
  • Alok Sarkar
  • Rafia Nishat Toma
  • Tariq Hasan
چکیده

Crosstalk noises have been estimated both for RC and RLC interconnects, respectively, in deep submicron VLSI circuits. The 2π model approach has been employed. The victim line is considered as an RC or RLC line, and the aggressor line is placed near the victim line. The aggressor line is excited with a voltage pulse at the coupling location keeping the victim line quiet. Analytical expressions of the output crosstalk noise voltages have been derived, and then the values of the peak noise voltages have been calculated. Subsequently, simulation work by HSPICE has been performed. The result shows an output crosstalk peak noise estimation of 6.29% error on average and that of 5.77% error on average compared with HSPICE simulation both for 2π RC and RLC interconnects, respectively.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Crosstalk Noise Modeling for RC and RLC interconnects in Deep Submicron VLSI Circuits

The crosstalk noise model for noise constrained interconnects optimization is presented for RC interconnects. The proposed model has simple closed-form expressions, which is capable of predicting the noise amplitude and the noise pulse width of an RC interconnect as well as coupling locations (near-driver and near-receiver) on victim net. This paper also presents a crosstalk noise model for bot...

متن کامل

Rlc Modeled Interconnects

Most of the encoding methods proposed in recent years have dealt with only RC modeled VLSI interconnects. For deep submicron technologies (DSM), on-chip inductive effects have increased due to faster clock speeds, smaller signal rise times and longer length of on-chip interconnects. All these issues raise the concern for crosstalk, propagation delay and power dissipation of overall. Therefore, ...

متن کامل

Analytical Modeling of Crosstalk Noise and Delay for High Speed On-chip Global Rlc Vlsi Interconnects

With the advancement of high frequency in the VLSI technology, the modeling of the interconnections is much important as the performance of the electronics systems is limited by interconnect related failure modes such as coupled noise and delay. Exact estimation of on-chip signal delay through RC tree network is difficult. Inductance causes noise in the signal waveforms, which can adversely aff...

متن کامل

Comprehensive Evaluation of Crosstalk and Delay Profiles in VLSI Interconnect Structures with Partially Coupled Lines

In this paper, we present a methodology to explore and evaluate the crosstalk noise and the profile of its variations, and the delay of interconnects through investigation of two groups of interconnect structures in nano scale VLSI circuits. The interconnect structures in the first group are considered to be partially coupled identical lines. In this case, by choosing proper values for differen...

متن کامل

Modelling of Crosstalk and Delay for Distributed RLCG On-Chip Interconnects For Ramp Input

-In order to accurately model high frequency affects, inductance has been taken into consideration. No longer can interconnects be treated as mere delays or lumped RC networks. In that frequency range, the most accurate simulation model for on-chip VLSI interconnects is the distributed RLC model. Unfortunately, this model has many limitations at much higher of operating frequency used in today’...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2015