نتایج جستجو برای: junctionless transistor

تعداد نتایج: 18841  

A novel and robust scheme for radix-4 Booth scheme implemented in Carbon Nanotube Field-Effect Transistor (CNTFET) technology has been presented in this paper. The main advantage of the proposed scheme is its improved speed performance compared with previous designs. With the help of modifications applied to the encoder section using Pass Transistor Logic (PTL), the corresponding capacitances o...

Bit swapping linear feedback shift register (BS-LFSR) is employed in a conventional linear feedback shirt register (LFSR) to reduce its power dissipation and enhance its performance. In this paper, an enhanced BS-LFSR for low power application is proposed. To achieve low power dissipation, the proposed BS-LFSR introduced the stacking technique to reduce leakage current. In addition, three diffe...

2014
Pankaj Kumar Sinha

Single-electron transistor (SET) is a key element of current research area of nanotechnology which can offer low power consumption and high operating speed. Single electron transistor [SET] is a new nanoscaled switching device because single-electron transistor retains its scalability even on an atomic scale and besides this; it can control the motion of a single electron. The goal of this pape...

2014
Ya-Chi Cheng Hung-Bin Chen Jun-Ji Su Chi-Shen Shao Cheng-Ping Wang Chun-Yen Chang Yung-Chun Wu

This letter demonstrates a p-type raised source-and-drain (raised S/D) junctionless thin-film transistors (JL-TFTs) with a dual-gate structure. The raised S/D structure provides a high saturation current (>1 μA/μm). The subthreshold swing (SS) is 100 mV/decade and the drain-induced barrier lowering (DIBL) is 0.8 mV/V, and the I on/I off current ratio is over 10(8) A/A for L g = 1 μm. Using a th...

2014
Farhad Larki Arash Dehzangi Sawal Hamid Md Ali Azman Jalar Md. Shabiul Islam Mohd Nizar Hamidon Burhanuddin Yeop Majlis

This paper examines the impact of two important geometrical parameters, namely the thickness and source/drain extensions on the performance of low doped p-type double lateral gate junctionless transistors (DGJLTs). The three dimensional Technology Computer-Aided Design simulation is implemented to calculate the characteristics of the devices with different thickness and source/drain extension a...

2012
Chun-Jung Su Tuan-Kai Su Tzu-I Tsai Horng-Chih Lin Tiao-Yuan Huang

In this paper, a silicon-oxide-nitride-silicon nonvolatile memory constructed on an n+-poly-Si nanowire [NW] structure featuring a junctionless [JL] configuration is presented. The JL structure is fulfilled by employing only one in situ heavily phosphorous-doped poly-Si layer to simultaneously serve as source/drain regions and NW channels, thus greatly simplifying the manufacturing process and ...

2011
Jocelyn Sabatier Huy Cuong Nguyen Christophe Farges Jean-Yves Deletage Xavier Moreau Franck Guillemard Bernard Bavoux

The thermal behavior of a power transistor mounted on a dissipator is considered in order to estimate the transistor temperature junction using a measure of the dissipator temperature only. The thermal transfers between the electric power applied to the transistor, the junction temperature, and the dissipator temperature are characterized by two fractional transfer functions. These models are t...

نمودار تعداد نتایج جستجو در هر سال

با کلیک روی نمودار نتایج را به سال انتشار فیلتر کنید