On Dynamic Delay and Repeater Insertion in Distributed Capacitively Coupled Interconnects
نویسندگان
چکیده
Repeater insertion is a well established technique to minimise the propagation delay over long resistive interconnect. In deep sub-micron technologies, as the wires are spaced ever closer and signal rise and fall times go into the sub-nano second region, increased cross talk has implications on the data throughput and on signal integrity. Depending on the data correlation on the coupled lines, the delay can either decrease or increase. We show that in uniform coupled lines, the response for several important switching patterns has a dominant pole characteristic. The effect of repeater insertion including optimal repeater insertion for minimising delay with worst-case cross-talk, and area constrained optimisation is considered. All equations are checked against a dynamic circuit simulator (SPECTRE).
منابع مشابه
Repeater Insertion To Minimise Delay In Coupled Interconnects
Signalling over long interconnect is a dominant issue in electronic chip design in current technologies, with the device sizes getting smaller and smaller and the circuits becoming ever larger. Repeater insertion is a well established technique to minimise the propagation delay over long resistive interconnect. In deep sub-micron technologies, as the wires are spaced closer and closer together ...
متن کاملDriver Pre - emphasis Signaling for On - Chip Global Interconnects
ZHANG, LIANG LEON. Driver Pre-emphasis Signaling for On-Chip Global Interconnects (Under the direction of Professor Paul D. Franzon). Signaling design for high performance VLSI systems has become an increasingly difficult task due to the delay/noise limitation for on-chip global interconnects. Repeater insertion techniques are widely used to improve the signal bandwidth of interconnect channels...
متن کاملA Novel Low Power High Dynamic Threshold Swing Limited Repeater Insertion for On-chip Interconnects
In Very Large Scale Integration (VLSI), interconnect design has become a supreme issue in high speed ICs. With the decreased feature size of CMOS circuits, on-chip interconnect now dominates both circuit delay and power consumption. An eminent technique known as repeater/buffer insertion is used in long interconnections to reduce delay in VLSI circuits. This paper deals with some distinct low p...
متن کاملRepeater Insertion for Multi-Walled Carbon Nanotube Interconnects
Closed-form expressions for the optimized number and size of repeaters in multi-walled carbon nanotube (MWCNT) interconnects are presented. The contact resistance and inductive effects are taken into account. It is found that the propagation delay of MWCNT interconnects can be reduced effectively by inserting repeaters. However, the contact resistance has a significant influence on the optimize...
متن کاملTechnology and Reliability Constrained Future Copper Interconnects—Part II: Performance Implications
This work extends the realistic resistance modeling of on-chip copper interconnects to assess its impact on key interconnect performance metrics. As quantified in Part I of this work, the effective resistivity of copper is not only significantly larger than its ideal, bulk value but also highly dependent on technology and reliability constraints. Performance is quantified under various technolo...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 2002