A Digitally Controlled Shunt Capacitor CMOS Delay Line
نویسندگان
چکیده
Delay-controlled CMOS delay lines have been proved useful in a number of applications, notably the digitization of short time intervals. This paper introduces a new kind of CMOS delay line, in which the delay element is an array of capacitors controlled by a digital signal vector. This choice allows for a robust implementation of the circuitry controlling the delay generation, while the maximum speed attainable by the line is high compared to the maximum speed achieved by other delay line architectures. The delay line presented here was designed to produce an accurately tunable 16 0:5 ns delay under large temperature, supply voltage, and technological process quality variations.
منابع مشابه
Noise Induced Jitter Performance of Digitally Controlled CMOS Delay Lines
Analysing the impact of noise sources on jitter performance of delay elements and lines is important for understanding the performance of controlled delay lines, buffered clock distribution networks, etc.. This paper presents simulation evaluation of theoretical work on noise induced jitter in CMOS delay lines. Because of the increasing switching noise and reduced power supply voltage, digitall...
متن کاملA review on high-resolution CMOS delay lines: towards sub-picosecond jitter performance
A review on CMOS delay lines with a focus on the most frequently used techniques for high-resolution delay step is presented. The primary types, specifications, delay circuits, and operating principles are presented. The delay circuits reported in this paper are used for delaying digital inputs and clock signals. The most common analog and digitally-controlled delay elements topologies are pres...
متن کاملComparator-based switched-capacitor pipelined analog-to-digital converter with comparator preset, and comparator delay compensation
We present a differential comparator-based switched-capacitor (CBSC) pipelined analog-to-digital converter (ADC) with comparator preset, and comparator delay compensation. Compensating for the comparator delay by digitally adjusting the comparator threshold improves the ADC resolution from 2.5-bit to 7.05-bit. The ADC is manufactured in a 90 nm CMOS technology, with a core area of 0.85 mm 9 0.3...
متن کاملA Monotonic Digitally Programmable Delay Element for Low Power VLSI Applications
Digitally programmable delay elements (DPDE) arerequired to be monotonic and low power. A lowpower digitally programmable delay element (DPDE) withmonotonic delay characteristics is proposed and a dynamiccurrent mirror together with a feedback technique enables acurrent-on-demand operation. The dynamic power is made proportional to the delay with a maximum of 25μW and static power is eliminated...
متن کاملDESIGN OF GIGAHERTZ TUNING RANGE 5GHz LC DIGITALLY CONTROLLED OSCILLATOR IN 0.18 μm CMOS
In this paper design and simulation of a 4.3 – 5.4 GHz LC digitally controlled oscillator (LC DCO) in IBM 7RF 0.18μm CMOS technology are presented. Wide gigahertz tuning range is achieved by using two LC DCOs, sharing same structure. DCO is made of one NMOS negative impedance transistor pair and LC tank, which consists of high quality inductor and two switched capacitor arrays for coarse and fi...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 1998