CMOS chip planarization by chemical mechanical polishing for a vertically stacked metal MEMS integration

نویسندگان

  • Hocheol Lee
  • Michele H Miller
  • Thomas G Bifano
چکیده

In this paper we present the planarization process of a CMOS chip for the integration of a microelectromechanical systems (MEMS) metal mirror array. The CMOS chip, which comes from a commercial foundry, has a bumpy passivation layer due to an underlying aluminum interconnect pattern (1.8 μm high), which is used for addressing individual micromirror array elements. To overcome the tendency for tilt error in the CMOS chip planarization, the approach is to sputter a thick layer of silicon nitride at low temperature and to surround the CMOS chip with dummy silicon pieces that define a polishing plane. The dummy pieces are first lapped down to the height of the CMOS chip, and then all pieces are polished. This process produced a chip surface with a root-mean-square flatness error of less than 100 nm, including tilt and curvature errors.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

A fabrication process for integrating polysilicon microstructures with post-processed CMOS circuits

A MEMS-first fabrication process for integrating CMOS circuits with polysilicon micromechanical structures is described in detail. The overall process uses 18 masks (22 lithography steps) to merge a p-well LOCOS CMOS process that has one metal and two polysilicon layers with a surface micromachining process that has three layers of polysilicon. The microstructures are formed within recesses on ...

متن کامل

Planarization techniques for vertically integrated metallic MEMS on silicon foundry circuits

Various micromachining techniques exist to realize integrated microelectromechanical systems (MEMS), which include sensors, signal processing and/or driving circuits, and/or actuators in one small die. Post-processing techniques performed on foundry-fabricated circuits (e.g., MOSIS) are attractive since such an approach eliminates the need for an in-house integrated circuit fabrication line to ...

متن کامل

Planarization of a CMOS die for an integrated metal MEMS

This paper describes a planarization procedure to achieve a flat CMOS die surface for the integration of a MEMS metal mirror array. The CMOS die for our device is 4 mm x 4 mm and comes from a commercial foundry. The initial surface topography has 0.9 μm bumps from the aluminum interconnect patterns that are used for addressing the individual micro mirror array elements. To overcome the tendency...

متن کامل

Eigenmode Analysis of Propagation Constant for a Transmission Line with Dummy Metals on a Si CMOS Substrate

1.Introduction Millimeter-wave CMOS RF circuits have been received substantial attention in recent years, motivated by the advancement of CMOS process. The RF circuit consists of several metal layers and vias. The metal filling rate must be satisfied, usually 25% to 75% to satisfy design rules in the semiconductor process, especially chemical mechanical polishing (CMP) rule. Because of CMP rule...

متن کامل

Enabling 3D Integration Through Optimal Topography

In a 3D stacked IC, through-silicon vias (TSVs) are utilized to interconnect dies vertically. In one common TSV practice, via-first TSVs directly connect the first metal layer of a die and the top metal layer of the die above it. However, the landing pads on the first metal layer, due to their large area and presence of features with widely varying sizes, may result in serious topographic error...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2003