A Premocessine Architecture I U for Resolution Enhancement in High - speed Analog - to - Digital Converters
نویسنده
چکیده
AbstructHigh performance analog-to-digital converters (ADC’s) employ a parallel configuration of analog folding circuits to symmetrically fold the input signal prior to quantization by high speed comparators (analog preprocessing). This paper identifies a new preprocessing approach that can be easily incorporated into the established techniques to provide an enhanced resolution capability with fewer number of comparators loaded in parallel. The approach is based on preprocessing the analog signal with a symmetrical number system (SNS). The SNS preprocessing is used to decompose the analog amplitude analyzer operation into a number of sub-operations (moduli) which are of smaller computational complexity. Each suboperation symmetrically folds the analog signal with folding period equal to the moduli. Thus, each sub-operation only requires a precision in accordance with that modulus. A much higher resolution is achieved after the N different SNS moduli are used and the results of these low precision sub-operations are recombined. By incorporating the SNS folding concept, the dynamic range of a specific configuration of folding periods and comparator arrangements can be analyzed exactly.
منابع مشابه
Improving adaptive resolution of analog to digital converters using least squares mean method
This paper presents an adaptive digital resolution improvement method for extrapolating and recursive analog-to-digital converters (ADCs). The presented adaptively enhanced ADC (AE-ADC) digitally estimates the digital equivalent of the input signal by utilizing an adaptive digital filter (ADF). The least mean squares (LMS) algorithm also determines the coefficients of the ADF block. In this sch...
متن کاملHigh-speed and low resolution analog-to-digital converters (ADC) are key elements in
the read channel of optical and magnetic data storage systems. The required resolution is about 6-7 bits while the sampling rate and effective resolution bandwidth requirements with each generation of storage system. Folding is a technique to reduce the increase number of comparators used in the flash architecture. By means of an analog preprocessing circuit in folding A/D converters the number...
متن کاملA differential DAC architecture with variable common-mode level
Modern telecommunication applications, such as the digital subscriber line (DSL) technologies require high-speed and high-resolution data converters. For the digital-to-analog converters (DACs) the requirements are around 12-14 bits of resolution and several MHz of signal bandwidth. The current-steering architecture is most often used, because it is suitable for high-speed operation. However, i...
متن کاملBroadband Continuous-Time Sigma-Delta Analog-to-Digital Conversion Using MOSIS AMI 0.5 um CMOS Technology A Research/Educational Proposal
In the past two decades, sigma-delta ( Σ∆ ) analog-to-digital converters are well suited for and widely used in instrumentation, voice and audio applications, featuring low-frequency and high-resolution. The reason behind this is because high resolution of sigma-delta ( Σ∆ ) architecture is obtained through trading off speed of modern CMOS (or BiCMOS) technology for high accuracy. With the cont...
متن کاملHigh Speed Data Converters and New Telecommunication Needs
Recent technology improvements are leading to significant advances in telecommunications. New sub-micron technologies allow us to design high speed digital processors and high-speed, high-resolution data converters. These basic components push the analog-digital border close to the antenna and favor the implementation of complex digital algorithms. Various system architectures are examined and ...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 2004