Intra-Chip Wireless Interconnect for Clock Distribution Implemented With Integrated Antennas, Receivers, and Transmitters
نویسنده
چکیده
A wireless interconnect system which transmits and receives RF signals across a chip using integrated antennas, receivers, and transmitters is proposed and demonstrated. The transmitter consists of a voltage-controlled oscillator, an output amplifier, and an antenna, while the receiver consists of an antenna, a low-noise amplifier, a frequency divider, and buffers. Using a 0.18m CMOS technology, each of these individual circuits is demonstrated at 15 GHz. Wireless interconnection for clock distribution is then demonstrated in two stages. First, a wireless transmitter with integrated antenna generates and broadcasts a 15-GHz global clock signal across a 5.6-mm test chip, and this signal is detected using receiving antennas. Second, a wireless clock receiver with an integrated antenna detects a 15-GHz global clock signal supplied to an on-chip transmitting antenna located 5.6 mm away from the receiver, and generates a 1.875-GHz local clock signal. This is the first known demonstration of an on-chip clock transmitter with an integrated antenna and the second demonstration of a clock receiver with an integrated antenna, where the receiver’s frequency and interconnection distance have approximately been doubled over previous results.
منابع مشابه
A Cmos Wireless Interconnect System for Multigigahertz Clock Distribution
of Dissertation Presented to the Graduate School of the University of Florida in Partial Fulfillment of the Requirements for the Degree of Doctor of Philosophy A CMOS WIRELESS INTERCONNECT SYSTEM FOR MULTIGIGAHERTZ CLOCK DISTRIBUTION By Brian A. Floyd May 2001 Chair: Kenneth K. O Major Department: Electrical and Computer Engineering As the clock frequency and chip size of high-performance micro...
متن کاملMulti-hop communications on wireless network-on-chip using optimized phased-array antennas
Network-on-Chip (NoC) as a promising design approach for on-chip interconnect fabrics could overcome the energy as well as synchronization challenges of the conventional interconnects in the gigascale System-on-Chips (SoC). The advantages of communication performance of traditional wired NoC will no longer be continued by the future technology scaling. Packets that travel between distant nodes ...
متن کاملInductor based Circuit Techniques for Chip-to-Chip Interconnect and Standing Wave Clock Generation
There is few report of applying on-chip inductor to high-speed digital circuit, while it is useful passive element for RF circuit design. The on-chip inductor helps the digital circuit operate faster and can reduce the power consumption, because the inductance can cancel the capacitive load of the active device. In this manuscript, we present two conspicuous cases where on-chip inductor has bee...
متن کاملControl Constrained Resource Partitioning for Complex SoCs
When moving into the billion-transistor era, the wired interconnects used in conventional SoC test control models are rather restricted in not only system performance, but also signal integrity and transmission with continued scaling of feature size. On the other hand, recent advances in silicon integrated circuit technology are making possible tiny low-cost transceivers to be integrated on chi...
متن کاملInter- and Intra-chip Wireless Interconnection
i ABSTRACT The conventional wire interconnect may encounter their fundamental material limits in the near future. To surpass this problem, RF/wireless interconnect systems have been proposed. The aims of this project were to design on-chip dipole antennas, to model a T/R switch and to study the UWB system modulation schemes, and then to demonstrate the feasibility of a novel wireless interconne...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 2001