Multi-Valued Routing Tracks for FPGAs in 28nm FDSOI Technology
نویسندگان
چکیده
In this paper we present quaternary and ternary routing tracks for FPGAs, and their implementation in 28nm FDSOI technology. We discuss the transistor level design of multi-valued repeaters, multiplexers and translators, and specific features of FDSOI technology which make it possible. Next we compare the multi-valued routing architectures with equivalent single driver two-valued routing architectures. We show that for long tracks, it is possible to achieve upto 3x reduction in dynamic switching energy, upto 2x reduction in routing wire area and ∼10% reduction in area dedicated to routing resources. The multi-valued tracks are slightly more susceptible to process variation. We present a layout method for multivalued standard cells and determine the layout overhead.We conclude with various usage scenarios of these tracks.
منابع مشابه
A 110mW, 0.04mm2, 11GS/s 9-bit interleaved DAC in 28nm FDSOI with >50dB SFDR across Nyquist
A 9-bit 11GS/s current-steering (CS) digital-to-analog converter (DAC) is designed in 28nm FDSOI. The DAC uses two-times interleaving to suppress the effects of the main error mechanisms of CS DACs while its clock timing can be tuned by the back gates bias voltage of the multiplexer transistors. The DAC achieves higher than 50dB SFDR and less than -50dBc IM3 over Nyquist at a sampling rate of 1...
متن کاملRadiation-Hardness Components at Scaled Technology Nodes (UTBB FDSOI28) – Test of Single-Events Effects in ARM Cores
This study aims to investigate radiation-hardness aspects such as Single-Event Effects (SEE) for electronic components at scaled technology nodes using UTBB FDSOI 28nm. In particular, system test of this technology for ARM processor cores with several strategies of radiation-hardness by design is aimed at. Results and design strategies would be important deliverables of the project regarding an...
متن کاملFIELD PROGRAMMABLE LOGIC AND APPLICATIONS Measuring and utilising the correlation between signal connectivity and signal positioning for FPGAs containing multi-bit building blocks
As the logic capacity of field-programmable gate arrays (FPGAs) increases, there has been a corresponding increase in the variety of FPGA building blocks. From a mere collection of conventional logic blocks, FPGAs can now include digital signal processors, multipliers, multibit addressable memory cells and even processor cores. One of the common characteristics of these new building blocks is t...
متن کاملEnergy-Efficient SRAM Design in 28nm FDSOI
As CMOS scaling continues to sub-32nm regime, the effects of device variations become more prominent. This is very critical in SRAMs, which use very small transistor dimensions to achieve high memory density. The conventional 6T SRAM bit-cell, which provides the smallest cell-area, fails to operate at lower supply voltages (Vdd). This is due to the significant degradation of functional margins ...
متن کاملMetro-on-FPGA: A feasible solution to improve the congestion and routing resource management in future FPGAs
Asynchronous serial transceivers have been recently used for data serializing in large on-chip systems to alleviate the routing congestion and improve the routability. FPGAs have considerable potential for using the asynchronous serial transmission but they have serious challenges to use this technology. In this paper, we present a new FPGA architecture corresponding with a new routing algorith...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
- CoRR
دوره abs/1609.08681 شماره
صفحات -
تاریخ انتشار 2016