Decrease in Hardware Consumption and Quantization Noise of Digital Delta-Sigma Modulators and Implementation by VHDL

نویسندگان

  • Farshidi, Ebrahim Department of Electrical Engineering, Faculty of Engineering,Shahid Chamran University of Ahvaz, Ahvaz, Iran
  • Tiznobeyk, Mehdi Department of Electrical Engineering, Faculty of Engineering,Shahid Chamran University of Ahvaz, Ahvaz, Iran
چکیده مقاله:

A new structure is presented for digital delta-sigma modulator (DDSM). Novel architecture decreases hardware consumption, output quantization noise and spurs in Comparison to previous architectures. In order to reduce the delay, power consumption and increase maximum working frequency, the pipelining technique and the carry skip adder are used. Simulation proposed architecture shows that the quantization noise is declined as 15dB compared to 13-bit conventional third-order modulator. Furthermore, the results of digital implementation report significant reduction in the hardware consumption, the power consumption and increase 3 times in the maximum working frequency.

برای دانلود باید عضویت طلایی داشته باشید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Quantization Noise Conditioning Techniques for Digital Delta-Sigma Modulators

This paper presents an overview of outstanding theoretical problems in delta-sigma modulator based electronic digital-to-analog circuits and outlines quantization noise conditioning techniques that are being employed to address these problems. Both the problems and the conditioning techniques are described in the context of a special class of electronic circuits called frequency synthesizers.

متن کامل

Time-Mode Signal Quantization for Use in Sigma-Delta Modulators

The rapid scaling in modern CMOS technology has motivated the researchers to design new analog-to-digital converter (ADC) architectures that can properly work in lower supply voltage. An exchanging the data quantization procedure from the amplitude to the time domain, can be a promising alternative well adapt with the technology scaling. This paper is going to review the recent development in t...

متن کامل

time-mode signal quantization for use in sigma-delta modulators

the rapid scaling in modern cmos technology has motivated the researchers to design new analog-to-digital converter (adc) architectures that can properly work in lower supply voltage. an exchanging the data quantization procedure from the amplitude to the time domain, can be a promising alternative well adapt with the technology scaling. this paper is going to review the recent development in t...

متن کامل

VHDL-AMS models for continuous-time Delta–Sigma modulators

Delta-Sigma modulation using switched capacitor (SC) techniques is an increasingly popular means of performing A/D (or D/A) conversion in modern applications. The main problem with SC-techniques though is the limitation of the maximum sampling frequency. For wideband applications such as VDSL a continuous time implementation is a better solution. However, the simulation of continuous–time 16 mo...

متن کامل

Complexity and Power Reduction in Digital Delta-Sigma Modulators

A number of state-of-the-art low power consuming digital delta-sigma modulator (∆Σ) architectures for digital-to-analog converters (DAC) are presented in this thesis. In an oversampling ∆Σ DAC, the primary job of the modulator is to reduce the word length of the digital control signal to the DAC and spectrally shape the resulting quantization noise. Among the ∆Σ topologies, error-feedback modul...

متن کامل

Quantization Noise Shaping Degradation in Switched-Current BandPass Sigma-Delta Modulators

This paper presents a systematic analysis of the major switched-current errors and their effects on the degradation of the Noise Shaping for 4th-Order BandPass Σ∆ Modulators. The results obtained have been applied to design a silicon prototype in a 0.8μm CMOS technology. Experimental results show 8-bit resolution for 30kHz signal band centered at 2.5MHz with 10MHz clock frequency.(1)

متن کامل

منابع من

با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

ذخیره در منابع من قبلا به منابع من ذحیره شده

{@ msg_add @}


عنوان ژورنال

دوره 16  شماره 2

صفحات  101- 112

تاریخ انتشار 2019-07

با دنبال کردن یک ژورنال هنگامی که شماره جدید این ژورنال منتشر می شود به شما از طریق ایمیل اطلاع داده می شود.

کلمات کلیدی

کلمات کلیدی برای این مقاله ارائه نشده است

میزبانی شده توسط پلتفرم ابری doprax.com

copyright © 2015-2023